Part Number Hot Search : 
LE52CZ 66TQC STRLP F5N50 2N2222 0GA12 SA3600 470MC
Product Description
Full Text Search
 

To Download S29GL256N90TFIR12 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  publication number s29gl-n_00 revision b amendment 0 issue date april 22, 2006 s29gl-n mirrorbit? flash family s29gl512n, s29gl256n, s29gl128n 512 megabit, 256 megabit, and 128 megabit, 3.0 volt-only page mode flash memory featuring 110 nm mirrorbit? process technology data sheet notice to readers: this document states the current technical specifications regarding the spansion product(s) described herein. spansion llc deems the products to have been in sufficient pr oduction volume such that subsequent versions of this document are not expected to change. however, typographical or specification corrections, or modifications to the valid combinations offered may occur.
ii s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet notice on data sheet designations spansion llc issues data sheets with advance in formation or preliminary designations to advise readers of product information or intended specif ications throughout the product life cycle, in - cluding development, qualification, initial production, and full production. in all cases, however, readers are encouraged to verify that they have the latest information before finalizing their de - sign. the following descriptions of spansion data sheet designations are presented here to high - light their presence and definitions. advance information the advance information designation indicates that spansion llc is developing one or more spe - cific products, but has not committed any design to production. information presented in a doc - ument with this designation is likely to change , and in some cases, development on the product may discontinue. spansion llc therefore places the following conditions upon advance informa - tion content: ?this document contains information on one or more products under development at spansion llc. the information is intended to help you evaluate this product. do not design in this product without con- tacting the factory. spansion llc reserves the right to change or discontinue work on this proposed product without notice.? preliminary the preliminary designation indicates that the product development has progressed such that a commitment to production has taken place. this designation covers several aspects of the prod - uct life cycle, including product qualification, in itial production, and the su bsequent phases in the manufacturing process that occur before full production is achi eved. changes to the technical specifications presented in a preliminary docume nt should be expected while keeping these as - pects of production under consid eration. spansion places the fo llowing conditions upon prelimi - nary content: ?this document states the current technical specific ations regarding the spansion product(s) described herein. the preliminary status of this document indi cates that product qualification has been completed, and that initial production has begun. due to the phases of the manufacturing process that require maintaining efficiency and quality, this document may be revised by subsequent versions or modifica- tions due to changes in technical specifications.? combination some data sheets will contain a combination of pr oducts with different designations (advance in - formation, preliminary, or full pr oduction). this type of document will distinguish these products and their designations wherever necessary, typically on the first page, the ordering information page, and pages with dc charac teristics table and ac erase an d program table (in the table notes). the disclaimer on the first page refe rs the reader to the notice on this page. full production (no desi gnation on document) when a product has been in produc tion for a period of time such th at no changes or only nominal changes are expected, the preliminary designatio n is removed from the data sheet. nominal changes may include those affecting the number of ordering part numbers available, such as the addition or deletion of a speed option, temperature range, package type, or v io range. changes may also include those needed to clarify a descript ion or to correct a typographical error or incor - rect specification. spansion llc applies the follo wing conditions to documents in this category: ?this document states the current technical specific ations regarding the spansion product(s) described herein. spansion llc deems the products to have been in sufficient production volume such that sub- sequent versions of this document are not expected to change. however, typographical or specification corrections, or modifications to the valid combinations offered may occur.? questions regarding these document designations may be directed to your local amd or fujitsu sales office.
publication number s29gl-n_00 revision b amendment 0 issue date april 22, 2006 distinctive characteristics architectural advantages ? single power supply operation ? 3 volt read, erase, and program operations ? enhanced versatilei/o ? control ? all input levels (address, control, and dq input levels) and outputs are determined by voltage on v io input. v io range is 1.65 to v cc ? manufactured on 110 nm mirrorbit process technology ? secured silicon sector region ? 128-word/256-byte sector for permanent, secure identification through an 8-word/16-byte random electronic serial number, accessible through a command sequence ? may be programmed and locked at the factory or by the customer ? flexible sector architecture ? s29gl512n: five hundred twelve 64 kword (128 kbyte) sectors ? s29gl256n: two hundred fifty-six 64 kword (128 kbyte) sectors ? s29gl128n: one hundred twenty-eight 64 kword (128 kbyte) sectors ? compatibility with jedec standards ? provides pinout and software compatibility for single- power supply flash, and su perior inadvertent write protection ? 100,000 erase cycles per sector typical ? 20-year data retention typical performance characteristics ? high performance ? 90 ns access time (s29gl128n, s29gl256n) ?100 ns (s29gl512n) ? 8-word/16-byte page read buffer ? 25 ns page read times ? 16-word/32-byte write buffer reduces overall programming time for multiple-word updates ? low power consumption (typical values at 3.0 v, 5 mhz) ? 25 ma typical active read current; ? 50 ma typical erase/program current ? 1 a typical standby mode current ? package options ?56-pin tsop ? 64-ball fortified bga software & hardware features ? software features ? program suspend and resu me: read other sectors before programming operation is completed ? erase suspend and resu me: read/program other sectors before an erase operation is completed ? data# polling and toggl e bits provide status ? unlock bypass program command reduces overall multiple-word programming time ? cfi (common flash interface) compliant: allows host system to identify and ac commodate multiple flash devices ? hardware features ? advanced sector protection ? wp#/acc input accelerates programming time (when high voltage is applie d) for greater throughput during system production. protects first or last sector regardless of sector protection settings ? hardware reset input (reset#) resets device ? ready/busy# output (ry/ by#) detects program or erase cycle completion s29gl-n mirrorbit? flash family s29gl512n, s29gl256n, s29gl128n 512 megabit, 256 megabit, and 128 megabit, 3.0 volt-only page mode flash memory featuring 110 nm mirrorbit? process technology data sheet product availability table density init. access v cc availability 512 mb 110 ns full now 100 ns full now 256 mb 110 ns full now 100 ns full now 90 ns regulated now 128 mb 110 ns full now 100 ns full now 90 ns regulated now
2 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet general description the s29gl512/256/128n family of devices ar e 3.0v single power flash memory manufac- tured using 110 nm mirrorbit technology. the s29gl512n is a 512 mbit, organized as 33,554,432 words or 67,108,864 bytes. the s 29gl256n is a 256 mbit, organized as 16,777,216 words or 33,554,432 bytes. the s 29gl128n is a 128 mbit, organized as 8,388,608 words or 16,777,216 bytes. the devices have a 16-bit wide data bus that can also function as an 8-bit wide data bus by using the byte# input. the device can be programmed either in the host system or in standard eprom programmers. access times as fast as 90 ns (s29gl128n, s29gl256n), 100 ns (s29gl512n) are available. note that each access time has a specific operating voltage range (v cc ) and an i/o voltage range (v io ), as specified in the product selector guide? on page 6 and the ordering infor- mation? on page 12 . the devices are offered in a 56-pin tsop or 64-ball fortified bga package. each device has separate chip enable (ce#), write enable (we#) and output enable (oe#) controls. each device requires only a single 3.0 volt power supply for both read and write functions. in addition to a v cc input, a high-voltage accelerated program ( wp#/ acc) input provides shorter programming times through increased current. this feature is intended to facilitate factory throughput during system production, bu t may also be used in the field if desired. the devices are entirely command set compatible with the jedec single-power-supply flash standard . commands are written to the device using standard microprocessor write timing. write cycles also internally latch addresses and data needed for the programming and erase operations. the sector erase architecture allows memory sectors to be erased and reprogrammed without affecting the data contents of other sect ors. the device is fully erased when shipped from the factory. device programming and erasure are initiated through command sequences. once a program or erase operation has begun, the host system need only poll the dq7 (data# polling) or dq6 (toggle) status bits or monitor the ready/busy# (ry/by#) output to determine whether the operation is complete. to facilitate programming, an unlock bypass mode reduces com- mand sequence overhead by requiring only two write cycles to program data instead of four. the enhanced versatilei/o? (v io ) control allows the host system to set the voltage levels that the device generates and tolerates on all in put levels (address, chip control, and dq input levels) to the same voltage level that is asserted on the v io pin. this allows the device to operate in a 1.8 v or 3 v system environment as required. hardware data protection measures include a low v cc detector that automatically inhibits write operations during power transitions. persistent sector protection provides in-sys- tem, command-enabled protection of any combination of sectors using a single power supply at v cc . password sector protection prevents unauthorized write and erase operations in any combination of sectors through a user-defined 64-bit password. the erase suspend/erase resume feature allows the host system to pause an erase op- eration in a given sector to read or program any other sector and then complete the erase operation. the program suspend/program resume feature enables the host system to pause a program operation in a given sector to read any other sector and then complete the program operation. the hardware reset# pin terminates any operation in progress and resets the device, after which it is then ready for a new operation. the reset# pin may be tied to the system reset circuitry. a system reset would thus also reset the device, enabling the host system to read boot-up firmware from the flash memory device.
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 3 data sheet the device reduces power consumption in the standby mode when it detects specific voltage levels on ce# and reset#, or when addresses have been stable for a specified period of time. the secured silicon sector provides a 128-word/256-byte area for code or data that can be permanently protected. once this sector is protected, no further changes within the sector can occur. the write protect (wp#/acc) feature protects the first or la st sector by asserting a logic low on the wp# pin. mirrorbit flash technology combines years of flash memory manufacturing experience to pro- duce the highest levels of quality, reliability and cost effectiveness. the device electrically erases all bits within a sector simultaneously via hot-hole assisted erase. the data is pro- grammed using hot electron injection.
4 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet table of contents notice on data sheet designations . . . . . . . . . . . ii ? product availability table .................................................. 1 product selector guide . . . . . . . . . . . . . . . . . . . . . .6 s29gl512n ..............................................................................................................6 s29gl256n, s29gl128n ....................................................................................6 block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 connection diagrams . . . . . . . . . . . . . . . . . . . . . . .8 special package handling instructions ............................................................9 pin description . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 logic symbol . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 s29gl512n ......................................................................................................... 11 s29gl256n ........................................................................................................ 11 s29gl128n ........................................................................................................ 11 ordering information . . . . . . . . . . . . . . . . . . . . . . . 12 device bus operations . . . . . . . . . . . . . . . . . . . . . . 13 table 1. device bus operations ........................................... 13 word/byte configuration .................................................................................13 versatileio tm (v io ) control ..............................................................................13 requirements for reading array data ......................................................... 14 page mode read .............................................................................................. 14 writing commands/command sequences ................................................. 14 write buffer ..................................................................................................... 14 accelerated program operation ............................................................... 14 autoselect functions ......................................................................................15 standby mode ........................................................................................................15 automatic sleep mode .......................................................................................15 reset#: hardware reset pin ..........................................................................15 output disable mode ........................................................................................ 16 table 2. sector address table?s29gl512n ........................... 16 table 3. sector address table?s29gl256n ........................... 28 table 4. sector address table?s29gl128n ........................... 34 autoselect mode .................................................................................................37 table 5. autoselect codes (high voltage method) ................. 37 sector protection ................................................................................................37 persistent sector protection .......................................................................37 password sector protection ........................................................................38 wp# hardware protection .........................................................................38 selecting a sector protection mode .........................................................38 advanced sector protection ...........................................................................38 lock register ........................................................................................................38 table 6. lock register ........................................................ 39 persistent sector protection ...........................................................................39 dynamic protection bit (dyb) ...................................................................39 persistent protection bit (ppb) ................................................................. 40 persistent protection bit lock (ppb lock bit) ..................................... 40 table 7. sector protection schemes ..................................... 41 persistent protection mode lock bit ........................................................... 41 password sector protection ............................................................................ 41 password and password protection mode lock bit ............................... 42 64-bit password .................................................................................................. 42 persistent protection bit lock (ppb lock bit) .......................................... 42 secured silicon sector flash memory region ............................................43 write protect (wp#) ....................................................................................... 44 hardware data protection ............................................................................. 44 low vcc write inhibit ............................................................................... 44 write pulse glitch protection ................................................................... 44 logical inhibit ...................................................................................................45 power-up write inhibit ................................................................................45 common flash memory interface (cfi) . . . . . . 46 table 8. cfi query identification string ................................ 46 table 9. system interface string ......................................... 47 table 10. device geometry definition ................................... 48 table 11. primary vendor-specific extended query ................ 49 command definitions . . . . . . . . . . . . . . . . . . . . . 50 reading array data ........................................................................................... 50 reset command ................................................................................................. 50 autoselect command sequence ..................................................................... 51 enter secured silicon sect or/exit secured silicon sector command sequence ............................................................................. 51 word program command sequence ............................................................ 51 unlock bypass command sequence ........................................................ 52 write buffer programming .......................................................................... 52 accelerated program .................................................................................... 53 figure 0.1. write buffer programmin g operation.................... 54 figure 0.2. program operation ............................................ 55 program suspend/program resume command sequence .................... 55 figure 0.3. program suspend/program resume ..................... 56 chip erase command sequence ................................................................... 56 sector erase command sequence ................................................................ 57 figure 0.4. erase operation ................................................ 58 erase suspend/erase resume commands .................................................. 58 lock register command set definitions .................................................... 59 password protection command set definitions ...................................... 59 non-volatile sector protection command set definitions ..................60 global volatile sector protection freeze command set ....................... 61 volatile sector protection command set ................................................... 61 secured silicon sector entry command ..................................................... 62 secured silicon sector exit command ........................................................ 62 command definitions ........................................................................................63 table 12. memory array commands (x16) ........................... 63 table 13. sector protection commands (x16) ........................ 64 table 14. memory array commands (x8) ............................. 65 table 15. sector protection commands (x8) .......................... 66 write operation status . . . . . . . . . . . . . . . . . . . . . 67 dq7: data# polling ............................................................................................ 67 figure 0.5. data# polling algorithm ..................................... 68 ry/by#: ready/busy# .......................................................................................68 dq6: toggle bit i ............................................................................................... 69 figure 0.6. toggle bit algorithm .......................................... 70 dq2: toggle bit ii .............................................................................................. 70 reading toggle bits dq6/dq2 ...................................................................... 71 dq5: exceeded timing limits ......................................................................... 71 dq3: sector erase timer ................................................................................. 71 dq1: write-to-buffer abort ........................................................................... 72 table 16. write operation status ......................................... 72 figure 0.7. maximum negative ov ershoot waveform ............. 73 figure 0.8. maximum positive ov ershoot waveform ............... 73 operating ranges . . . . . . . . . . . . . . . . . . . . . . . . . . 73 dc characteristics . . . . . . . . . . . . . . . . . . . . . . . . . 74 test conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . 75 figure 0.9. test setup........................................................ 75 table 17. test specifications ............................................... 75 key to switching waveforms . . . . . . . . . . . . . . . 76 figure 0.10. input waveforms and measurement levels .......................................................... 76 ac characteristics . . . . . . . . . . . . . . . . . . . . . . . . . 77 read-only operations ...................................................................................... 77
april 22, 2006 s29gl-n_00b0 s29gl-n mirrorbit? flash family 5 data sheet figure 0.11. read operation timings .................................... 78 figure 0.1. page read timings ............................................. 78 hardware reset (reset#) ...............................................................................79 figure 0.12. reset timings .................................................. 79 erase and program operations ..................................................................... 80 figure 0.13. program operation timings ............................... 81 figure 0.14. accelerated program timing diagram.................. 81 figure 0.15. chip/sector erase operation timings .................. 82 figure 0.2. data# polling timings (during embedded algorithms) ............................................ 83 figure 0.3. toggle bit timings (during embedded algorithms) . 84 figure 0.16. dq2 vs. dq6 ................................................... 84 alternate ce# controlled erase and program operations- s29gl128n, s29gl256n, s29gl512n ......................................................... 85 figure 0.17. alternate ce# controlled write (erase/program) operation timings.............................................................. 86 erase and programming performance . . . . . . . . 87 tsop pin and bga package capacitance . . . . 88 physical dimensions . . . . . . . . . . . . . . . . . . . . . . . 89 ts056?56-pin standard thin small outline package (tsop) .............89 laa064?64-ball fortified ball grid array (fbga) ...............................90 advance information on s29gl-p ac characteristics hardware reset (reset#) . .91 tsop pin and bga package capacitance . . . . . 91 revision summary . . . . . . . . . . . . . . . . . . . . . . . . . 92
6 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet product selector guide s29gl512n s29gl256n, s29gl128n part number s29gl512n speed option v cc = 2.7?3.6 v v io = 2.7?3.6 v 10 11 v io = 1.65?3.6 v 11 max. access time (ns) 100 110 110 max. ce# access time (ns) 100 110 110 max. page access time (ns) 25 25 30 max. oe# access time (ns) 25 35 35 part number s29gl256n, s29gl128n speed option v cc = 2.7?3.6 v v io = 2.7?3.6 v 10 11 v io = 1.65?1.95 v 11 v cc = regulated (3.0?3.6 v) v io = regulated (3.0?3.6 v) 90 max. access time (ns) 90 100 110 110 max. ce# access time (ns) 90 100 110 110 max. page access time (ns) 25 25 25 30 max. oe# access time (ns) 25 25 35 35
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 7 data sheet block diagram ** a max gl512n = a24, a max gl256n = a23, a max gl128n = a22 input/output buffers x-decoder y-decoder chip enable output enable logic erase voltage generator pgm voltage generator timer v cc detector state control command register v cc v ss v io we# wp#/acc byte# ce# oe# stb stb dq15 ? dq0 (a-1) sector switches ry/by# reset# data latch y-gating cell matrix address latch a max **?a0
8 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet connection diagrams 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 a23 a22 a15 a14 ?a13 a12 a11 a10 a9 a8 a19 a20 we# reset# a21 wp#/acc ry/by# a18 a17 a7 a6 a5 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 a24 nc a16 byte# v ss dq15/a-1 dq7 dq14 dq6 dq13 dq5 dq12 dq4 v cc dq11 dq3 dq10 dq2 dq9 dq1 dq8 dq0 23 24 25 26 27 28 a4 a3 a a1 nc nc 34 33 32 31 30 29 oe# v ss ce# a0 nc v io nc for s19gl256n and s19gl128n nc for s19gl128n 56-pin standard tsop
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 9 data sheet connection diagrams notes: 1. ball c8 is nc on s29gl128n 2. ball f8 is nc on s29gl256n and s29gl128n special package hand ling instructions special handling is required for flash memory pr oducts in molded packages (tsop, bga). the package and/or data integrity may be compro mised if the package body is exposed to tem- peratures above 150 c for prolonged periods of time. a2 c2 d2 e2 f2 g2 h2 a3 c3 d3 e3 f3 g3 h3 a4 c4 d4 e4 f4 g4 h4 a5 c5 d5 e5 f5 g5 h5 a6 c6 d6 e6 f6 g6 h6 a7 c7 d7 e7 f7 g7 h7 dq15/a-1 v ss byte# a16 a15 a14 a12 a13 dq13 dq6 dq14 dq7 a11 a10 a8 a9 v cc dq4 dq12 dq5 a19 a21 reset# we# dq11 dq3 dq10 dq2 a20 a18 wp#/acc ry/by# dq9 dq1 dq8 dq0 a5 a6 a17 a7 oe# v ss ce# a0 a1 a2 a4 a3 a1 c1 d1 e1 f1 g1 h1 nc nc v io nc nc nc nc nc a8 c8 b2 b3 b4 b5 b6 b7 b1 b8 d8 e8 f8 g8 h8 nc nc a24 2 v ss v io a23 1 a22 nc 64-ball fortified bga to p v i ew, b a l ls fa c i n g d o w n
10 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet pin description a24?a0 = 25 address inputs (512 mb) a23?a0 = 24 address inputs (256 mb) a22?a0 = 23 address inputs (128 mb) dq14?dq0 = 15 data inputs/outputs dq15/a-1 = dq15 (data input/outp ut, word mode), a-1 (lsb address input, byte mode) ce# = chip enable input oe# = output enable input we# = write enable input wp#/acc = hardware write protect input; acceleration input reset# = hardware reset pin input byte# = selects 8-bit or 16-bit mode ry/by# = ready/busy output v cc = 3.0 volt-only single power supply (see product selector guide for speed options and voltage supply tolerances) v io = output buffer power v ss = device ground nc = pin not connected internally
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 11 data sheet logic symbol s29gl512n s29gl256n s29gl128n 25 16 or 8 dq15?dq0 (a-1) a24?a0 ce# oe# we# reset# ry/by# wp#/acc v io byte# 24 16 or 8 dq15?dq0 (a-1) a23?a0 ce# oe# we# reset# ry/by# wp#/acc v io byte# 23 16 or 8 dq15?dq0 (a-1) a22?a0 ce# oe# we# reset# ry/by# wp#/acc v io byte#
12 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet ordering information the ordering part number is formed by a valid combination of the following: valid combinations valid combinations list configurat ions planned to be supported in volume for this device. consult your local sales office to co nfirm availability of specific valid combinations and to ch eck on newly releas ed combinations. notes: 1. type 0 is standard. specify other options as required. 2. tsop package marking omits packing type designator from ordering part number. 3. bga package marking omits leading ?s29? and packing type designator from ordering part number. 4. contact a local sales representative for availability. s29gl512n 10 f a i 01 0 packing type 0 = tray (standard; see note 1) 2 = 7? tape and reel 3 = 13? tape and reel model number (v io range, protection when wp# =v il ) 01 = v io = v cc = 2.7 to 3.6 v, highest address sector protected 02 = v io = v cc = 2.7 to 3.6 v, lowest address sector protected v1 = v io = 1.65 to 3.6 v, v cc = 2.7 to 3.6 v, highest address sector protected v2 = v io = 1.65 to 3.6 v, v cc = 2.7 to 3.6 v, lowest address sector protected r1 = v io = v cc = 3.0 to 3.6 v, highest address sector protected r2 = v io = v cc = 3.0 to 3.6 v, lowest address sector protected temperature range i = industrial (?40 c to +85 c) w = wireless (?25 c to +85 c) note: password protection feature is not supported for wireless temperature range products package materials set a = snpb (recommended) f= pb-free package type t = thin small outline package (tsop) standard pinout (ts056) f = fortified ball grid array, 1.0 mm pitch package (laa064) speed option 90 = 90 ns (note 4) 10 = 100 ns (note 4) 11 = 110 ns device number/description s29gl128n, s29gl256n, s29gl512n 3.0 volt-only, 512 megabit (32 m x 16-bit/64 m x 8-bit) page-mode flash memory manufactured on 110 nm mirrorbit tm process technology s29gl-n valid combinations base part number speed (ns) package te mperature model number packing type s29gl128n 90 ta, tf (note 2); fa, ff (note 3) i r1, r2 0, 2, 3 (note 1) 10, 11 01, 02 11 v1, v2 s29gl256n 90 ta, tf (note 2); fa, ff (note 3) i r1, r2 0, 2, 3 (note 1) 10, 11 01, 02 11 v1, v2 s29gl512n 10, 11 ta, tf (note 2); fa, ff (note 3) i 01, 02 0, 2, 3 (note 1) 11 v1, v2
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 13 data sheet device bus operations this section describes the requirements and use of the device bus operations, which are ini- tiated through the internal command register. the command register itself does not occupy any addressable memory location . the register is a latch used to store the commands, along with the address and data information needed to execute the command. the contents of the register serve as inputs to the internal state machine. the state machine outputs dictate the function of the device. ta b l e 1 lists the device bus operations, the inputs and control levels they require, and the resulting output. the following subsections describe each of these op- erations in further detail. ta b l e 1 . device bus operations legend: l = logic low = v il , h = logic high = v ih , v id = 11.5?12.5 v, v hh = 11.5?12.5v, x = don?t care, sa = sector address, a in = address in, d in = data in, d out = data out notes: 1. addresses are amax:a0 in word mode; a max :a-1 in byte mode. sector addresses are a max :a16 in both modes. 2. if wp# = v il , the first or last sector grou p remains protected. if wp# = v ih , the first or last sector is protected or unprotected as determined by the method described in ?write protect (wp# )?. all sectors are unprotected when shipped from the factory (the secured silico n sector may be factory protecte d depending on version ordered.) 3. d in or d out as required by command sequence, data polling, or sector protect al- gorithm (see figure 0.2 , figure 0.4 , and figure 0.5 ). word/byte configuration the byte# pin controls whether the device data i/o pins operate in the byte or word config- uration. if the byte# pin is set at logic ?1?, the device is in word configuration, dq0?dq15 are active and controlled by ce# and oe#. if the byte# pin is set at logic ?0?, the device is in byte configuration, and only data i/o pins dq0?dq7 are active and controlled by ce# and oe#. the data i/o pins dq8?dq14 are tri-stated, and the dq15 pin is used as an input for the lsb (a-1) address function. versatileio tm (v io ) control the versatileio tm (v io ) control allows the host system to set the voltage levels that the de- vice generates and tolerates on ce# and dq i/os to the same voltage level that is asserted on v io . see ordering information for v io options on this device. for example, a v i/o of 1.65?3.6 volts allows for i/o at the 1.8 or 3 volt levels, driving and receiving signals to and from other 1.8 or 3 v devices on the same data bus. operation ce# oe# we# reset# wp#/acc addresses (note 1) dq0? dq7 dq8?dq15 byte# = v ih byte# = v il read l l h h x a in d out d out dq8?dq14 = high-z, dq15 = a-1 write (program/erase) l h l h note 2 a in (note 3) (note 3) accelerated program l h l h v hh a in (note 3) (note 3) standby v cc 0.3 v xx v cc 0.3 v h x high-z high-z high-z output disable l h h h x x high-z high-z high-z reset x x x l x x high-z high-z high-z
14 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet requirements for reading array data to read array data from the outputs, the system must drive the ce# and oe# pins to v il . ce# is the power control and selects the device. oe# is the output control and gates array data to the output pins. we# should remain at v ih . the internal state machine is set for reading array data upon device power-up, or after a hard- ware reset. this ensures that no spurious alteration of the memory content occurs during the power transition. no command is necessary in this mode to obtain array data. standard mi- croprocessor read cycles that assert valid addresses on the device address inputs produce valid data on the device data outputs. the de vice remains enabled for read access until the command register contents are altered. see reading array data? on page 50 for more information. refer to the ac read-only oper- ations table for timing specifications and to figure 0.11, on page 78 for the timing diagram. refer to the dc characteristics table for the acti ve current specification on reading array data. page mode read the device is capable of fast page mode read and is compatible with the page mode mask rom read operation. this mode provides faster read access speed for random locations within a page. the page size of the device is 8 words/16 bytes. the appropriate page is selected by the higher address bits a(max)?a3. address bits a2?a0 in word mode (a2?a-1 in byte mode) determine the specific word within a page. this is an asynchronous operation; the micropro- cessor supplies the specific word location. the random or initial page access is equal to t acc or t ce and subsequent page read accesses (as long as the locations specified by the microp rocessor falls within that page) is equivalent to t pacc . when ce# is de-asserted and reasserted for a subsequent access, the access time is t acc or t ce . fast page mode accesses are obtained by keeping the ?read-page addresses? constant and changing the ?intra-read page? addresses. writing commands/c ommand sequences to write a command or command sequence (which includes programming data to the device and erasing sectors of memory), the system must drive we# and ce# to v il , and oe# to v ih . the device features an unlock bypass mode to facilitate faster programming. once the de- vice enters the unlock bypass mode, only two wr ite cycles are required to program a word or byte, instead of four. the ?word program command sequence? section has details on pro- gramming data to the device using both st andard and unlock bypass command sequences. an erase operation can erase one sector, multiple sectors, or the entire device. ta b l e 2 o n page 16 , table 4 on page 34 , and table 5 on page 37 indicate the address space that each sector occupies. refer to the dc characteristics table for the active current specification for the write mode. the ac characteristics section contains timing specification tables and timing diagrams for write operations. write buffer write buffer programming allows the system writ e to a maximum of 16 words/32 bytes in one programming operation. this results in faster effective programming time than the standard programming algorithms. see write buffer? on page 14 for more information. accelerated program operation the device offers accelerated program operations through the acc function. this is one of two functions provided by the wp#/acc pin. this function is primarily intended to allow faster manufacturing throughput at the factory.
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 15 data sheet if the system asserts v hh on this pin, the device automatica lly enters the aforementioned un- lock bypass mode, temporarily unprotects any protected sector groups, and uses the higher voltage on the pin to reduce the time required for program operations. the system would use a two-cycle program command sequence as required by the unlock bypass mode. removing v hh from the wp#/acc pin returns the device to normal operation. note that the wp#/acc pin must not be at v hh for operations other than accelerated programming, or device damage may result. wp# has an internal pullup; when unconnected, wp# is at v ih . autoselect functions if the system writes the auto select command sequence, the device enters the autoselect mode. the system can then read autoselect codes from the internal register (which is sepa- rate from the memory array) on dq7?dq0. standard read cycle timings apply in this mode. refer to the autoselect mode? on page 37 and autoselect command sequence? on page 51 , for more information. standby mode when the system is not reading or writing to the device, it can place the device in the standby mode. in this mode, current consumption is gr eatly reduced, and the outputs are placed in the high impedance state, independent of the oe# input. the device enters the cmos standby mode when the ce# and reset# pins are both held at v io 0.3 v. (note that this is a more restricted voltage range than v ih .) if ce# and reset# are held at v ih , but not within v io 0.3 v, the device is in the standby mode, but the standby current is greater. the device requires standard access time (t ce ) for read access when the device is in either of these standby modes, before it is ready to read data. if the device is deselected during erasure or programming, the device draws active current until the operation is completed. refer to dc characteristics? on page 74 for the standby current specification. automatic sleep mode the automatic sleep mode minimi zes flash device energy consumption. the device automat- ically enables this mode when addresses remain stable for t acc + 30 ns. the automatic sleep mode is independent of the ce#, we#, and oe# control signals. standard address access timings provide new data when addresses are changed. while in sleep mode, output data is latched and always available to the system. refer to dc characteristics? on page 74 for the automatic sleep mode current specification. reset#: hardware reset pin the reset# pin provides a hardware method of resetting the device to reading array data. when the reset# pin is driven low for at least a period of t rp , the device immediately termi- nates any operation in progress, tristates all output pins, and ignores all read/write commands for the duration of the reset# pulse. the device also resets the internal state machine to reading array data. the operation that was interrupted should be reinitiated once the device is ready to accept another command sequence, to ensure data integrity. current is reduced for the duration of the reset# pulse. when reset# is held at v ss 0.3 v, the device draws cmos standby current (i cc5 ). if reset# is held at v il but not within v ss 0.3 v, the standby current is greater. the reset# pin may be tied to the system reset circuitry. a system reset would thus also reset the flash memory, enabling the system to read the boot-up firmware from the flash memory. refer to the ac characteristics tabl es for reset# parameters and to figure 0.12, on page 79 for the timing diagram.
16 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet output disable mode when the oe# input is at v ih , output from the device is disa bled. the output pins are placed in the high impedance state. table 2. sector address table?s29gl512n (sheet 1 of 12) sector a24?a16 sector size (kbytes/kwords) 8-bit address range (in hexadecimal) 16-bit address range (in hexadecimal) sa0 000000000 128/64 0000000?001ffff 0000000?000ffff sa1 000000001 128/64 0020000?003ffff 0010000?001ffff sa2 000000010 128/64 0040000?005ffff 0020000?002ffff sa3 000000011 128/64 0060000?007ffff 0030000?003ffff sa4 000000100 128/64 0080000?009ffff 0040000?004ffff sa5 000000101 128/64 00a00 00?00bffff 0050000?005ffff sa6 000000110 128/64 00c 0000?00dffff 0060000?006ffff sa7 000000111 128/64 00e 0000?00fffff 0070000?007ffff sa8 000001000 128/64 0100000?011ffff 0080000?008ffff sa9 000001001 128/64 0120000?013ffff 0090000?009ffff sa10 000001010 128/64 0140000?015ffff 00a0000?00affff sa11 000001011 128/64 0160000?017ffff 00b0000?00bffff sa12 000001100 128/64 0180000?019ffff 00c0000?00cffff sa13 000001101 128/64 01a00 00?01bffff 00d0000?00dffff sa14 000001110 128/64 01c 0000?01dffff 00e0000?00effff sa15 000001111 128/64 01e 0000?01fffff 00f0000?00fffff sa16 000010000 128/64 0200000?021ffff 0100000?010ffff sa17 000010001 128/64 0220000?023ffff 0110000?011ffff sa18 000010010 128/64 0240000?025ffff 0120000?012ffff sa19 000010011 128/64 0260000?027ffff 0130000?013ffff sa20 000010100 128/64 0280000?029ffff 0140000?014ffff sa21 000010101 128/64 02a00 00?02bffff 0150000?015ffff sa22 000010110 128/64 02c 0000?02dffff 0160000?016ffff sa23 000010111 128/64 02e 0000?02fffff 0170000?017ffff sa24 000011000 128/64 0300000?031ffff 0180000?018ffff sa25 000011001 128/64 0320000?033ffff 0190000?019ffff sa26 000011010 128/64 0340000?035ffff 01a0000?01affff sa27 000011011 128/64 0360000?037ffff 01b0000?01bffff sa28 000011100 128/64 0380000?039ffff 01c0000?01cffff sa29 000011101 128/64 03a00 00?03bffff 01d0000?01dffff sa30 000011110 128/64 03c 0000?03dffff 01e0000?01effff sa31 000011111 128/64 03e 0000?0efffff 01f0000?01fffff sa32 000100000 128/64 0400000?041ffff 0200000?020ffff sa33 000100001 128/64 0420000?043ffff 0210000?021ffff sa34 000100010 128/64 0440000?045ffff 0220000?022ffff sa35 000100011 128/64 0460000?047ffff 0230000?023ffff sa36 000100100 128/64 0480000?049ffff 0240000?024ffff sa37 000100101 128/64 04a00 00?04bffff 0250000?025ffff sa38 000100110 128/64 04c 0000?04dffff 0260000?026ffff
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 17 data sheet sa39 000100111 128/64 04e 0000?04fffff 0270000?027ffff sa40 000101000 128/64 0500000?051ffff 0280000?028ffff sa41 000101001 128/64 0520000?053ffff 0290000?029ffff sa42 000101010 128/64 0540000?055ffff 02a0000?02affff sa43 000101011 128/64 0560000?057ffff 02b0000?02bffff sa44 000101100 128/64 0580000?059ffff 02c0000?02cffff sa45 000101101 128/64 05a00 00?05bffff 02d0000?02dffff sa46 000101110 128/64 05c 0000?05dffff 02e0000?02effff sa47 000101111 128/64 05e 0000?05fffff 02f0000?02fffff sa48 000110000 128/64 0600000?061ffff 0300000?030ffff sa49 000110001 128/64 0620000?063ffff 0310000?031ffff sa50 000110010 128/64 0640000?065ffff 0320000?032ffff sa51 000110011 128/64 0660000?067ffff 0330000?033ffff sa52 000110100 128/64 0680000?069ffff 0340000?034ffff sa53 000110101 128/64 06a00 00?06bffff 0350000?035ffff sa54 000110110 128/64 06c 0000?06dffff 0360000?036ffff sa55 000110111 128/64 06e 0000?06fffff 0370000?037ffff sa56 000111000 128/64 0700000?071ffff 0380000?038ffff sa57 000111001 128/64 0720000?073ffff 0390000?039ffff sa58 000111010 128/64 0740000?075ffff 03a0000?03affff sa59 000111011 128/64 0760000?077ffff 03b0000?03bffff sa60 000111100 128/64 0780000?079ffff 03c0000?03cffff sa61 000111101 128/64 07a00 00?07bffff 03d0000?03dffff sa62 000111110 128/64 07c 0000?07dffff 03e0000?03effff sa63 000111111 128/64 07e 0000?07fffff 03f0000?03fffff sa64 001000000 128/64 0800000?081ffff 0400000?040ffff sa65 001000001 128/64 0820000?083ffff 0410000?041ffff sa66 001000010 128/64 0840000?085ffff 0420000?042ffff sa67 001000011 128/64 0860000?087ffff 0430000?043ffff sa68 001000100 128/64 0880000?089ffff 0440000?044ffff sa69 001000101 128/64 08a00 00?08bffff 0450000?045ffff sa70 001000110 128/64 08c 0000?08dffff 0460000?046ffff sa71 001000111 128/64 08e 0000?08fffff 0470000?047ffff sa72 001001000 128/64 0900000?091ffff 0480000?048ffff sa73 001001001 128/64 0920000?093ffff 0490000?049ffff sa74 001001010 128/64 0940000?095ffff 04a0000?04affff sa75 001001011 128/64 0960000?097ffff 04b0000?04bffff sa76 001001100 128/64 0980000?099ffff 04c0000?04cffff sa77 001001101 128/64 09a00 00?09bffff 04d0000?04dffff sa78 001001110 128/64 09c 0000?09dffff 04e0000?04effff sa79 001001111 128/64 09e 0000?09fffff 04f0000?04fffff sa80 001010000 128/64 0a00 000?0a1ffff 0500000?050ffff sa81 001010001 128/64 0a20 000?0a3ffff 0510000?051ffff sa82 001010010 128/64 0a40 000?0a5ffff 0520000?052ffff table 2. sector address table?s29gl512n (sheet 2 of 12) sector a24?a16 sector size (kbytes/kwords) 8-bit address range (in hexadecimal) 16-bit address range (in hexadecimal)
18 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet sa83 001010011 128/64 0a60 000?0a7ffff 0530000?053ffff sa84 001010100 128/64 0a80 000?0a9ffff 0540000?054ffff sa85 001010101 128/64 0aa00 00?0abffff 0550000?055ffff sa86 001010110 128/64 0ac 0000?0adffff 0560000?056ffff sa87 001010111 128/64 0ae 0000?0afffff 0570000?057ffff sa88 001011000 128/64 0b00 000?0b1ffff 0580000?058ffff sa89 001011001 128/64 0b20 000?0b3ffff 0590000?059ffff sa90 001011010 128/64 0b40 000?0b5ffff 05a0000?05affff sa91 001011011 128/64 0b60 000?0b7ffff 05b0000?05bffff sa92 001011100 128/64 0b80 000?0b9ffff 05c0000?05cffff sa93 001011101 128/64 0ba00 00?0bbffff 05d0000?05dffff sa94 001011110 128/64 0bc 0000?0bdffff 05e0000?05effff sa95 001011111 128/64 0be 0000?0bfffff 05f0000?05fffff sa96 001100000 128/64 0c00 000?0c1ffff 0600000?060ffff sa97 001100001 128/64 0c20 000?0c3ffff 0610000?061ffff sa98 001100010 128/64 0c40 000?0c5ffff 0620000?062ffff sa99 001100011 128/64 0c60 000?0c7ffff 0630000?063ffff sa100 001100100 128/64 0c80 000?0c9ffff 0640000?064ffff sa101 001100101 128/64 0ca00 00?0cbffff 0650000?065ffff sa102 001100110 128/64 0cc 0000?0cdffff 0660000?066ffff sa103 001100111 128/64 0ce 0000?0cfffff 0670000?067ffff sa104 001101000 128/64 0d00 000?0d1ffff 0680000?068ffff sa105 001101001 128/64 0d20 000?0d3ffff 0690000?069ffff sa106 001101010 128/64 0d40 000?0d5ffff 06a0000?06affff sa107 001101011 128/64 0d60 000?0d7ffff 06b0000?06bffff sa108 001101100 128/64 0d80 000?0d9ffff 06c0000?06cffff sa109 001101101 128/64 0da00 00?0dbffff 06d0000?06dffff sa110 001101110 128/64 0dc 0000?0ddffff 06e0000?06effff sa111 001101111 128/64 0de 0000?0dfffff 06f0000?06fffff sa112 001110000 128/64 0e00 000?0e1ffff 0700000?070ffff sa113 001110001 128/64 0e20 000?0e3ffff 0710000?071ffff sa114 001110010 128/64 0e40 000?0e5ffff 0720000?072ffff sa115 001110011 128/64 0e60 000?0e7ffff 0730000?073ffff sa116 001110100 128/64 0e80 000?0e9ffff 0740000?074ffff sa117 001110101 128/64 0ea00 00?0ebffff 0750000?075ffff sa118 001110110 128/64 0ec 0000?0edffff 0760000?076ffff sa119 001110111 128/64 0ee 0000?0efffff 0770000?077ffff sa120 001111000 128/64 0f00 000?0f1ffff 0780000?078ffff sa121 001111001 128/64 0f20 000?0f3ffff 0790000?079ffff sa122 001111010 128/64 0f40 000?0f5ffff 07a0000?07affff sa123 001111011 128/64 0f60 000?0f7ffff 07b0000?07bffff sa124 001111100 128/64 0f80 000?0f9ffff 07c0000?07cffff sa125 001111101 128/64 0fa0 000?0fbffff 07d0000?07dffff sa126 001111110 128/64 0fc 0000?0fdffff 07e0000?07effff table 2. sector address table?s29gl512n (sheet 3 of 12) sector a24?a16 sector size (kbytes/kwords) 8-bit address range (in hexadecimal) 16-bit address range (in hexadecimal)
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 19 data sheet sa127 001111111 128/64 0fe 0000?0ffffff 07f0000?07fffff sa128 010000000 128/64 1000000?101ffff 0800000?080ffff sa129 010000001 128/64 1020000?103ffff 0810000?081ffff sa130 010000010 128/64 1040000?105ffff 0820000?082ffff sa131 010000011 128/64 1060000?017ffff 0830000?083ffff sa132 010000100 128/64 1080000?109ffff 0840000?084ffff sa133 010000101 128/64 10a00 00?10bffff 0850000?085ffff sa134 010000110 128/64 10c 0000?10dffff 0860000?086ffff sa135 010000111 128/64 10e 0000?10fffff 0870000?087ffff sa136 010001000 128/64 1100000?111ffff 0880000?088ffff sa137 010001001 128/64 1120000?113ffff 0890000?089ffff sa138 010001010 128/64 1140000?115ffff 08a0000?08affff sa139 010001011 128/64 1160000?117ffff 08b0000?08bffff sa140 010001100 128/64 1180000?119ffff 08c0000?08cffff sa141 010001101 128/64 11a00 00?11bffff 08d0000?08dffff sa142 010001110 128/64 11c 0000?11dffff 08e0000?08effff sa143 010001111 128/64 11e 0000?11fffff 08f0000?08fffff sa144 010010000 128/64 1200000?121ffff 0900000?090ffff sa145 010010001 128/64 1220000?123ffff 0910000?091ffff sa146 010010010 128/64 1240000?125ffff 0920000?092ffff sa147 010010011 128/64 1260000?127ffff 0930000?093ffff sa148 010010100 128/64 1280000?129ffff 0940000?094ffff sa149 010010101 128/64 12a00 00?12bffff 0950000?095ffff sa150 010010110 128/64 12c 0000?12dffff 0960000?096ffff sa151 010010111 128/64 12e 0000?12fffff 0970000?097ffff sa152 010011000 128/64 1300000?131ffff 0980000?098ffff sa153 010011001 128/64 1320000?133ffff 0990000?099ffff sa154 010011010 128/64 1340000?135ffff 09a0000?09affff sa155 010011011 128/64 1360000?137ffff 09b0000?09bffff sa156 010011100 128/64 1380000?139ffff 09c0000?09cffff sa157 010011101 128/64 13a00 00?13bffff 09d0000?09dffff sa158 010011110 128/64 13c 0000?13dffff 09e0000?09effff sa159 010011111 128/64 13e 0000?13fffff 09f0000?09fffff sa160 010100000 128/64 1400000?141ffff 0a00000?0a0ffff sa161 010100001 128/64 1420000?143ffff 0a10000?0a1ffff sa162 010100010 128/64 1440000?145ffff 0a20000?0a2ffff sa163 010100011 128/64 1460000?147ffff 0a30000?0a3ffff sa164 010100100 128/64 1480000?149ffff 0a40000?0a4ffff sa165 010100101 128/64 14a00 00?14bffff 0a50000?0a5ffff sa166 010100110 128/64 14c 0000?14dffff 0a60000?0a6ffff sa167 010100111 128/64 14e 0000?14fffff 0a70000?0a7ffff sa168 010101000 128/64 1500000?151ffff 0a80000?0a8ffff sa169 010101001 128/64 1520000?153ffff 0a90000?0a9ffff sa170 010101010 128/64 1540000?155ffff 0aa0000?0aaffff table 2. sector address table?s29gl512n (sheet 4 of 12) sector a24?a16 sector size (kbytes/kwords) 8-bit address range (in hexadecimal) 16-bit address range (in hexadecimal)
20 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet sa171 010101011 128/64 1560000?157ffff 0ab0000?0abffff sa172 010101100 128/64 1580000?159ffff 0ac0000?0acffff sa173 010101101 128/64 15a00 00?15bffff 0ad0000?0adffff sa174 010101110 128/64 15c 0000?15dffff 0ae0000?0aeffff sa175 010101111 128/64 15e 0000?15fffff 0af0000?0afffff sa176 010110000 128/64 160 000?161ffff 0b00000?0b0ffff sa177 010110001 128/64 1620000?163ffff 0b10000?0b1ffff sa178 010110010 128/64 1640000?165ffff 0b20000?0b2ffff sa179 010110011 128/64 1660000?167ffff 0b30000?0b3ffff sa180 010110100 128/64 1680000?169ffff 0b40000?0b4ffff sa181 010110101 128/64 16a00 00?16bffff 0b50000?0b5ffff sa182 010110110 128/64 16c 0000?16dffff 0b60000?0b6ffff sa183 010110111 128/64 16e 0000?16fffff 0b70000?0b7ffff sa184 010111000 128/64 1700000?171ffff 0b80000?0b8ffff sa185 010111001 128/64 1720000?173ffff 0b90000?0b9ffff sa186 010111010 128/64 1740000?175ffff 0ba0000?0baffff sa187 010111011 128/64 1760000?177ffff 0bb0000?0bbffff sa188 010111100 128/64 1780000?179ffff 0bc0000?0bcffff sa189 010111101 128/64 17a00 00?17bffff 0bd0000?0bdffff sa190 010111110 128/64 17c 0000?17dffff 0be0000?0beffff sa191 010111111 128/64 17e 0000?17fffff 0bf0000?0bfffff sa192 011000000 128/64 1800000?181ffff 0c00000?0c0ffff sa193 011000001 128/64 1820000?183ffff 0c10000?0c1ffff sa194 011000010 128/64 1840000?185ffff 0c20000?0c2ffff sa195 011000011 128/64 1860000?187ffff 0c30000?0c3ffff sa196 011000100 128/64 1880000?189ffff 0c40000?0c4ffff sa197 011000101 128/64 18a00 00?18bffff 0c50000?0c5ffff sa198 011000110 128/64 18c 0000?18dffff 0c60000?0c6ffff sa199 011000111 128/64 18e 0000?18fffff 0c70000?0c7ffff sa200 011001000 128/64 1900000?191ffff 0c80000?0c8ffff sa201 011001001 128/64 1920000?193ffff 0c90000?0c9ffff sa202 011001010 128/64 1940000?195ffff 0ca0000?0caffff sa203 011001011 128/64 1960000?197ffff 0cb0000?0cbffff sa204 011001100 128/64 1980000?199ffff 0cc0000?0ccffff sa205 011001101 128/64 19a00 00?19bffff 0cd0000?0cdffff sa206 011001110 128/64 19c 0000?19dffff 0ce0000?0ceffff sa207 011001111 128/64 19e 0000?19fffff 0cf0000?0cfffff sa208 011010000 128/64 1a00 000?1a1ffff 0d00000?0d0ffff sa209 011010001 128/64 1a20 000?1a3ffff 0d10000?0d1ffff sa210 011010010 128/64 1a40 000?1a5ffff 0d20000?0d2ffff sa211 011010011 128/64 1a60 000?1a7ffff 0d30000?0d3ffff sa212 011010100 128/64 1a80 000?1a9ffff 0d40000?0d4ffff sa213 011010101 128/64 1aa00 00?1abffff 0d50000?0d5ffff sa214 011010110 128/64 1ac 0000?1adffff 0d60000?0d6ffff table 2. sector address table?s29gl512n (sheet 5 of 12) sector a24?a16 sector size (kbytes/kwords) 8-bit address range (in hexadecimal) 16-bit address range (in hexadecimal)
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 21 data sheet sa215 011010111 128/64 1ae 0000?1afffff 0d70000?0d7ffff sa216 011011000 128/64 1b00 000?1b1ffff 0d80000?0d8ffff sa217 011011001 128/64 1b20 000?1b3ffff 0d90000?0d9ffff sa218 011011010 128/64 1b40 000?1b5ffff 0da0000?0daffff sa219 011011011 128/64 1b60 000?1b7ffff 0db0000?0dbffff sa220 011011100 128/64 1b80 000?1b9ffff 0dc0000?0dcffff sa221 011011101 128/64 1ba00 00?1bbffff 0dd0000?0ddffff sa222 011011110 128/64 1bc 0000?1bdffff 0de0000?0deffff sa223 011011111 128/64 1be 0000?1bfffff 0df0000?0dfffff sa224 011100000 128/64 1c00 000?1c1ffff 0e00000?0e0ffff sa225 011100001 128/64 1c20 000?1c3ffff 0e10000?0e1ffff sa226 011100010 128/64 1c40 000?1c5ffff 0e20000?0e2ffff sa227 011100011 128/64 1c60 000?1c7ffff 0e30000?0e3ffff sa228 011100100 128/64 1c80 000?1c9ffff 0e40000?0e4ffff sa229 011100101 128/64 1ca00 00?1cbffff 0e50000?0e5ffff sa230 011100110 128/64 1cc 0000?1cdffff 0e60000?0e6ffff sa231 011100111 128/64 1ce 0000?1cfffff 0e70000?0e7ffff sa232 011101000 128/64 1d00 000?1d1ffff 0e80000?0e8ffff sa233 011101001 128/64 1d20 000?1d3ffff 0e90000?0e9ffff sa234 011101010 128/64 1d40 000?1d5ffff 0ea0000?0eaffff sa235 011101011 128/64 1d60 000?1d7ffff 0eb0000?0ebffff sa236 011101100 128/64 1d80 000?1d9ffff 0ec0000?0ecffff sa237 011101101 128/64 1da00 00?1dbffff 0ed0000?0edffff sa238 011101110 128/64 1dc 0000?1ddffff 0ee0000?0eeffff sa239 011101111 128/64 1de 0000?1dfffff 0ef0000?0efffff sa240 011110000 128/64 1e00 000?1e1ffff 0f00000?0f0ffff sa241 011110001 128/64 1e20 000?1e3ffff 0f10000?0f1ffff sa242 011110010 128/64 1e40 000?1e5ffff 0f20000?0f2ffff sa243 011110011 128/64 1e60 000?1e7ffff 0f30000?0f3ffff sa244 011110100 128/64 1e80 000?1e9ffff 0f40000?0f4ffff sa245 011110101 128/64 1ea00 00?1ebffff 0f50000?0f5ffff sa246 011110110 128/64 1ec 0000?1edffff 0f60000?0f6ffff sa247 011110111 128/64 1ee 0000?1efffff 0f70000?0f7ffff sa248 011111000 128/64 1f00 000?1f1ffff 0f80000?0f8ffff sa249 011111001 128/64 1f20 000?1f3ffff 0f90000?0f9ffff sa250 011111010 128/64 1f40 000?1f5ffff 0fa0000?0faffff sa251 011111011 128/64 1f60 000?1f7ffff 0fb0000?0fbffff sa252 011111100 128/64 1f80 000?1f9ffff 0fc0000?0fcffff sa253 011111101 128/64 1fa0 000?1fbffff 0fd0000?0fdffff sa254 011111110 128/64 1fc 0000?1fdffff 0fe0000?0feffff sa255 011111111 128/64 1fe 0000?1ffffff 0ff0000?0ffffff sa256 100000000 128/64 2000000?201ffff 1000000?100ffff sa257 100000001 128/64 2020000?203ffff 1010000?101ffff sa258 100000010 128/64 2040000?205ffff 1020000?102ffff table 2. sector address table?s29gl512n (sheet 6 of 12) sector a24?a16 sector size (kbytes/kwords) 8-bit address range (in hexadecimal) 16-bit address range (in hexadecimal)
22 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet sa259 100000011 128/64 2060000?207ffff 1030000?103ffff sa260 100000100 128/64 2080000?209ffff 1040000?104ffff sa261 100000101 128/64 20a00 00?20bffff 1050000?105ffff sa262 100000110 128/64 20c 0000?20dffff 1060000?106ffff sa263 100000111 128/64 20e 0000?20fffff 1070000?107ffff sa264 100001000 128/64 2100000?211ffff 1080000?108ffff sa265 100001001 128/64 2120000?213ffff 1090000?109ffff sa266 100001010 128/64 2140000?215ffff 10a0000?10affff sa267 100001011 128/64 2160000?217ffff 10b0000?10bffff sa268 100001100 128/64 2180000?219ffff 10c0000?10cffff sa269 100001101 128/64 21a00 00?21bffff 10d0000?10dffff sa270 100001110 128/64 21c 0000?21dffff 10e0000?10effff sa271 100001111 128/64 21e 0000?21fffff 10f0000?10fffff sa272 100010000 128/64 2200000?221ffff 1100000?110ffff sa273 100010001 128/64 2220000?223ffff 1110000?111ffff sa274 100010010 128/64 2240000?225ffff 1120000?112ffff sa275 100010011 128/64 2260000?227ffff 1130000?113ffff sa276 100010100 128/64 2280000?229ffff 1140000?114ffff sa277 100010101 128/64 22a00 00?22bffff 1150000?115ffff sa278 100010110 128/64 22c 0000?22dffff 1160000?116ffff sa279 100010111 128/64 22e 0000?22fffff 1170000?117ffff sa280 100011000 128/64 2300000?231ffff 1180000?118ffff sa281 100011001 128/64 2320000?233ffff 1190000?119ffff sa282 100011010 128/64 2340000?235ffff 11a0000?11affff sa283 100011011 128/64 2360000?237ffff 11b0000?11bffff sa284 100011100 128/64 2380000?239ffff 11c0000?11cffff sa285 100011101 128/64 23a00 00?23bffff 11d0000?11dffff sa286 100011110 128/64 23c 0000?23dffff 11e0000?11effff sa287 100011111 128/64 23e 0000?23fffff 11f0000?11fffff sa288 100100000 128/64 2400000?241ffff 1200000?120ffff sa289 100100001 128/64 2420000?243ffff 1210000?121ffff sa290 100100010 128/64 2440000?245ffff 1220000?122ffff sa291 100100011 128/64 2460000?247ffff 1230000?123ffff sa292 100100100 128/64 2480000?249ffff 1240000?124ffff sa293 100100101 128/64 24a00 00?24bffff 1250000?125ffff sa294 100100110 128/64 24c 0000?24dffff 1260000?126ffff sa295 100100111 128/64 24e 0000?24fffff 1270000?127ffff sa296 100101000 128/64 2500000?251ffff 1280000?128ffff sa297 100101001 128/64 2520000?253ffff 1290000?129ffff sa298 100101010 128/64 2540000?255ffff 12a0000?12affff sa299 100101011 128/64 2560000?257ffff 12b0000?12bffff sa300 100101100 128/64 2580000?259ffff 12c0000?12cffff sa301 100101101 128/64 25a00 00?25bffff 12d0000?12dffff sa302 100101110 128/64 25c 0000?25dffff 12e0000?12effff table 2. sector address table?s29gl512n (sheet 7 of 12) sector a24?a16 sector size (kbytes/kwords) 8-bit address range (in hexadecimal) 16-bit address range (in hexadecimal)
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 23 data sheet sa303 100101111 128/64 25e 0000?25fffff 12f0000?12fffff sa304 100110000 128/64 2600000?261ffff 1300000?130ffff sa305 100110001 128/64 2620000?263ffff 1310000?131ffff sa306 100110010 128/64 2640000?265ffff 1320000?132ffff sa307 100110011 128/64 2660000?267ffff 1330000?133ffff sa308 100110100 128/64 2680000?269ffff 1340000?134ffff sa309 100110101 128/64 26a00 00?26bffff 1350000?135ffff sa310 100110110 128/64 26c 0000?26dffff 1360000?136ffff sa311 100110111 128/64 26e 0000?26fffff 1370000?137ffff sa312 100111000 128/64 2700000?271ffff 1380000?138ffff sa313 100111001 128/64 2720000?273ffff 1390000?139ffff sa314 100111010 128/64 2740000?275ffff 13a0000?13affff sa315 100111011 128/64 2760000?277ffff 13b0000?13bffff sa316 100111100 128/64 2780000?279ffff 13c0000?13cffff sa317 100111101 128/64 27a00 00?27bffff 13d0000?13dffff sa318 100111110 128/64 27c 0000?27dffff 13e0000?13effff sa319 100111111 128/64 27e 0000?27fffff 13f0000?13fffff sa320 101000000 128/64 2800000?281ffff 1400000?140ffff sa321 101000001 128/64 2820000?283ffff 1410000?141ffff sa322 101000010 128/64 2840000?285ffff 1420000?142ffff sa323 101000011 128/64 2860000?287ffff 1430000?143ffff sa324 101000100 128/64 2880000?289ffff 1440000?144ffff sa325 101000101 128/64 28a00 00?28bffff 1450000?145ffff sa326 101000110 128/64 28c 0000?28dffff 1460000?146ffff sa327 101000111 128/64 28e 0000?28fffff 1470000?147ffff sa328 101001000 128/64 2900000?291ffff 1480000?148ffff sa329 101001001 128/64 2920000?293ffff 1490000?149ffff sa330 101001010 128/64 2940000?295ffff 14a0000?14affff sa331 101001011 128/64 2960000?297ffff 14b0000?14bffff sa332 101001100 128/64 2980000?299ffff 14c0000?14cffff sa333 101001101 128/64 29a00 00?29bffff 14d0000?14dffff sa334 101001110 128/64 29c 0000?29dffff 14e0000?14effff sa335 101001111 128/64 29e 0000?29fffff 14f0000?14fffff sa336 101010000 128/64 2a00 000?2a1ffff 1500000?150ffff sa337 101010001 128/64 2a20 000?2a3ffff 1510000?151ffff sa338 101010010 128/64 2a40 000?2a5ffff 1520000?152ffff sa339 101010011 128/64 2a60 000?2a7ffff 1530000?153ffff sa340 101010100 128/64 2a80 000?2a9ffff 1540000?154ffff sa341 101010101 128/64 2aa00 00?2abffff 1550000?155ffff sa342 101010110 128/64 2ac 0000?2adffff 1560000?156ffff sa343 101010111 128/64 2ae 00000?2efffff 1570000?157ffff sa344 101011000 128/64 2b00 000?2b1ffff 1580000?158ffff sa345 101011001 128/64 2b20 000?2b3ffff 1590000?159ffff sa346 101011010 128/64 2b40 000?2b5ffff 15a0000?15affff table 2. sector address table?s29gl512n (sheet 8 of 12) sector a24?a16 sector size (kbytes/kwords) 8-bit address range (in hexadecimal) 16-bit address range (in hexadecimal)
24 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet sa347 101011011 128/64 2b60 000?2b7ffff 15b0000?15bffff sa348 101011100 128/64 2b80 000?2b9ffff 15c0000?15cffff sa349 101011101 128/64 2ba00 00?2bbffff 15d0000?15dffff sa350 101011110 128/64 2bc 0000?2dfffff 15e0000?15effff sa351 101011111 128/64 2be 0000?2bfffff 15f0000?15fffff sa352 101100000 128/64 2c00 000?2c1ffff 1600000?160ffff sa353 101100001 128/64 2c20 000?2c3ffff 1610000?161ffff sa354 101100010 128/64 2c40 000?2c5ffff 1620000?162ffff sa355 101100011 128/64 2c60 000?2c7ffff 1630000?163ffff sa356 101100100 128/64 2c80 000?2c9ffff 1640000?164ffff sa357 101100101 128/64 2ca00 00?2cbffff 1650000?165ffff sa358 101100110 128/64 2cc 0000?2cdffff 1660000?166ffff sa359 101100111 128/64 2ce 0000?2cfffff 1670000?167ffff sa360 101101000 128/64 2d00 000?2d1ffff 1680000?168ffff sa361 101101001 128/64 2d20 000?2d3ffff 1690000?169ffff sa362 101101010 128/64 2d40 000?2d5ffff 16a0000?16affff sa363 101101011 128/64 2d60 000?2d7ffff 16b0000?16bffff sa364 101101100 128/64 2d80 000?2d9ffff 16c0000?16cffff sa365 101101101 128/64 2da00 00?2dbffff 16d0000?16dffff sa366 101101110 128/64 2dc 0000?2ddffff 16e0000?16effff sa367 101101111 128/64 2de 0000?2dfffff 16f0000?16fffff sa368 101110000 128/64 2e00 000?2e1ffff 1700000?170ffff sa369 101110001 128/64 2e20 000?2e3ffff 1710000?171ffff sa370 101110010 128/64 2e40 000?2e5ffff 1720000?172ffff sa371 101110011 128/64 2e60 000?2e7ffff 1730000?173ffff sa372 101110100 128/64 2e80 000?2e9ffff 1740000?174ffff sa373 101110101 128/64 2ea00 00?2ebffff 1750000?175ffff sa374 101110110 128/64 2ec 0000?2edffff 1760000?176ffff sa375 101110111 128/64 2ee 0000?2efffff 1770000?177ffff sa376 101111000 128/64 2f00 000?2f1ffff 1780000?178ffff sa377 101111001 128/64 2f20 000?2f3ffff 1790000?179ffff sa378 101111010 128/64 2f40 000?2f5ffff 17a0000?17affff sa379 101111011 128/64 2f60 000?2f7ffff 17b0000?17bffff sa380 101111100 128/64 2f80 000?2f9ffff 17c0000?17cffff sa381 101111101 128/64 2fa0 000?2fbffff 17d0000?17dffff sa382 101111110 128/64 2fc 0000?2fdffff 17e0000?17effff sa383 101111111 128/64 3fe 0000?3ffffff 17f0000?17fffff sa384 110000000 128/64 3000000?301ffff 1800000?180ffff sa385 110000001 128/64 3020000?303ffff 1810000?181ffff sa386 110000010 128/64 3040000?305ffff 1820000?182ffff sa387 110000011 128/64 3060000?307ffff 1830000?183ffff sa388 110000100 128/64 3080000?309ffff 1840000?184ffff sa389 110000101 128/64 30a00 00?30bffff 1850000?185ffff sa390 110000110 128/64 30c 0000?30dffff 1860000?186ffff table 2. sector address table?s29gl512n (sheet 9 of 12) sector a24?a16 sector size (kbytes/kwords) 8-bit address range (in hexadecimal) 16-bit address range (in hexadecimal)
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 25 data sheet sa391 110000111 128/64 30e 0000?30fffff 1870000?187ffff sa392 110001000 128/64 3100000?311ffff 1880000?188ffff sa393 110001001 128/64 3120000?313ffff 1890000?189ffff sa394 110001010 128/64 3140000?315ffff 18a0000?18affff sa395 110001011 128/64 3160000?317ffff 18b0000?18bffff sa396 110001100 128/64 3180000?319ffff 18c0000?18cffff sa397 110001101 128/64 31a00 00?31bffff 18d0000?18dffff sa398 110001110 128/64 31c 0000?31dffff 18e0000?18effff sa399 110001111 128/64 31e 0000?31fffff 18f0000?18fffff sa400 110010000 128/64 3200000?321ffff 1900000?190ffff sa401 110010001 128/64 3220000?323ffff 1910000?191ffff sa402 110010010 128/64 3240000?325ffff 1920000?192ffff sa403 110010011 128/64 3260000?327ffff 1930000?193ffff sa404 110010100 128/64 3280000?329ffff 1940000?194ffff sa405 110010101 128/64 32a00 00?32bffff 1950000?195ffff sa406 110010110 128/64 32c 0000?32dffff 1960000?196ffff sa407 110010111 128/64 32e 0000?32fffff 1970000?197ffff sa408 110011000 128/64 3300000?331ffff 1980000?198ffff sa409 110011001 128/64 3320000?333ffff 1990000?199ffff sa410 110011010 128/64 3340000?335ffff 19a0000?19affff sa411 110011011 128/64 3360000?337ffff 19b0000?19bffff sa412 110011100 128/64 3380000?339ffff 19c0000?19cffff sa413 110011101 128/64 33a00 00?33bffff 19d0000?19dffff sa414 110011110 128/64 33c 0000?33dffff 19e0000?19effff sa415 110011111 128/64 33e 0000?33fffff 19f0000?19fffff sa416 110100000 128/64 3400000?341ffff 1a00000?1a0ffff sa417 110100001 128/64 3420000?343ffff 1a10000?1a1ffff sa418 110100010 128/64 3440000?345ffff 1a20000?1a2ffff sa419 110100011 128/64 3460000?347ffff 1a30000?1a3ffff sa420 110100100 128/64 3480000?349ffff 1a40000?1a4ffff sa421 110100101 128/64 34a00 00?34bffff 1a50000?1a5ffff sa422 110100110 128/64 34c 0000?34dffff 1a60000?1a6ffff sa423 110100111 128/64 34e 0000?34fffff 1a70000?1a7ffff sa424 110101000 128/64 3500000?351ffff 1a80000?1a8ffff sa425 110101001 128/64 3520000?353ffff 1a90000?1a9ffff sa426 110101010 128/64 3540000?355ffff 1aa0000?1aaffff sa427 110101011 128/64 3560000?357ffff 1ab0000?1abffff sa428 110101100 128/64 3580000?359ffff 1ac0000?1acffff sa429 110101101 128/64 35a00 00?35bffff 1ad0000?1adffff sa430 110101110 128/64 35c 0000?35dffff 1ae0000?1aeffff sa431 110101111 128/64 35e 0000?35fffff 1af0000?1afffff sa432 110110000 128/64 3600000?361ffff 1b00000?1b0ffff sa433 110110001 128/64 3620000?363ffff 1b10000?1b1ffff sa434 110110010 128/64 3640000?365ffff 1b20000?1b2ffff table 2. sector address table?s29gl512n (sheet 10 of 12) sector a24?a16 sector size (kbytes/kwords) 8-bit address range (in hexadecimal) 16-bit address range (in hexadecimal)
26 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet sa435 110110011 128/64 3660000?367ffff 1b30000?1b3ffff sa436 110110100 128/64 3680000?369ffff 1b40000?1b4ffff sa437 110110101 128/64 36a00 00?36bffff 1b50000?1b5ffff sa438 110110110 128/64 36c 0000?36dffff 1b60000?1b6ffff sa439 110110111 128/64 36e 0000?36fffff 1b70000?1b7ffff sa440 110111000 128/64 3700000?371ffff 1b80000?1b8ffff sa441 110111001 128/64 3720000?373ffff 1b90000?1b9ffff sa442 110111010 128/64 3740000?375ffff 1ba0000?1baffff sa443 110111011 128/64 3760000?377ffff 1bb0000?1bbffff sa444 110111100 128/64 3780000?379ffff 1bc0000?1bcffff sa445 110111101 128/64 37a00 00?37bffff 1bd0000?1bdffff sa446 110111110 128/64 37c 0000?37dffff 1be0000?1beffff sa447 110111111 128/64 37e 0000?37fffff 1bf0000?1bfffff sa448 111000000 128/64 3800000?381ffff 1c00000?1c0ffff sa449 111000001 128/64 3820000?383ffff 1c10000?1c1ffff sa450 111000010 128/64 3840000?385ffff 1c20000?1c2ffff sa451 111000011 128/64 3860000?387ffff 1c30000?1c3ffff sa452 111000100 128/64 3880000?389ffff 1c40000?1c4ffff sa453 111000101 128/64 38a00 00?38bffff 1c50000?1c5ffff sa454 111000110 128/64 38c 0000?38dffff 1c60000?1c6ffff sa455 111000111 128/64 38e 0000?38fffff 1c70000?1c7ffff sa456 111001000 128/64 3900000?391ffff 1c80000?1c8ffff sa457 111001001 128/64 3920000?393ffff 1c90000?1c9ffff sa458 111001010 128/64 3940000?395ffff 1ca0000?1caffff sa459 111001011 128/64 3960000?397ffff 1cb0000?1cbffff sa460 111001100 128/64 3980000?399ffff 1cc0000?1ccffff sa461 111001101 128/64 39a00 00?39bffff 1cd0000?1cdffff sa462 111001110 128/64 39c 0000?39dffff 1ce0000?1ceffff sa463 111001111 128/64 39e 0000?39fffff 1cf0000?1cfffff sa464 111010000 128/64 3a00 000?3a1ffff 1d00000?1d0ffff sa465 111010001 128/64 3a20 000?3a3ffff 1d10000?1d1ffff sa466 111010010 128/64 3a40 000?3a5ffff 1d20000?1d2ffff sa467 111010011 128/64 3a60 000?3a7ffff 1d30000?1d3ffff sa468 111010100 128/64 3a80 000?3a9ffff 1d40000?1d4ffff sa469 111010101 128/64 3aa00 00?3abffff 1d50000?1d5ffff sa470 111010110 128/64 3ac 0000?3adffff 1d60000?1d6ffff sa471 111010111 128/64 3ae 0000?3afffff 1d70000?1d7ffff sa472 111011000 128/64 3b00 000?3b1ffff 1d80000?1d8ffff sa473 111011001 128/64 3b20 000?3b3ffff 1d90000?1d9ffff sa474 111011010 128/64 3b40 000?3b5ffff 1da0000?1daffff sa475 111011011 128/64 3b60 000?3b7ffff 1db0000?1dbffff sa476 111011100 128/64 3b80 000?3b9ffff 1dc0000?1dcffff sa477 111011101 128/64 3ba00 00?3bbffff 1dd0000?1ddffff sa478 111011110 128/64 3bc 0000?3bdffff 1de0000?1deffff table 2. sector address table?s29gl512n (sheet 11 of 12) sector a24?a16 sector size (kbytes/kwords) 8-bit address range (in hexadecimal) 16-bit address range (in hexadecimal)
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 27 data sheet sa479 111011111 128/64 3be 0000?3bfffff 1df0000?1dfffff sa480 111100000 128/64 3c00 000?3c1ffff 1e00000?1e0ffff sa481 111100001 128/64 3c20 000?3c3ffff 1e10000?1e1ffff sa482 111100010 128/64 3c40 000?3c5ffff 1e20000?1e2ffff sa483 111100011 128/64 3c60 000?3c7ffff 1e30000?1e3ffff sa484 111100100 128/64 3c80 000?3c9ffff 1e40000?1e4ffff sa485 111100101 128/64 3ca00 00?3cbffff 1e50000?1e5ffff sa486 111100110 128/64 3cc 0000?3cdffff 1e60000?1e6ffff sa487 111100111 128/64 3ce 0000?3cfffff 1e70000?1e7ffff sa488 111101000 128/64 3d 00000?3d1fffff 1e80000?1e8ffff sa489 111101001 128/64 3d20 000?3d3ffff 1e90000?1e9ffff sa490 111101010 128/64 3d40 000?3d5ffff 1ea0000?1eaffff sa491 111101011 128/64 3d60 000?3d7ffff 1eb0000?1ebffff sa492 111101100 128/64 3d80 000?3d9ffff 1ec0000?1ecffff sa493 111101101 128/64 3da00 00?3dbffff 1ed0000?1edffff sa494 111101110 128/64 3dc 0000?3ddffff 1ee0000?1eeffff sa495 111101111 128/64 3de 0000?3dfffff 1ef0000?1efffff sa496 111110000 128/64 3e00 000?3e1ffff 1f00000?1f0ffff sa497 111110001 128/64 3e20 000?3e3ffff 1f10000?1f1ffff sa498 111110010 128/64 3e40 000?3e5ffff 1f20000?1f2ffff sa499 111110011 128/64 3e60 000?3e7ffff 1f30000?1f3ffff sa500 111110100 128/64 3e80 000?3e9ffff 1f40000?1f4ffff sa501 111110101 128/64 3ea00 00?3ebffff 1f50000?1f5ffff sa502 111110110 128/64 3ec 00000?3edffff 1f60000?1f6ffff sa503 111110111 128/64 3ee 0000?3efffff 1f70000?1f7ffff sa504 111111000 128/64 3f00 000?3f1ffff 1f80000?1f8ffff sa505 111111001 128/64 3f20 000?3f3ffff 1f90000?1f9ffff sa506 111111010 128/64 3f40 000?3f5ffff 1fa0000?1faffff sa507 111111011 128/64 3f60 000?3f7ffff 1fb0000?1fbffff sa508 111111100 128/64 3f80 000?3f9ffff 1fc0000?1fcffff sa509 111111101 128/64 3fa0 000?3fbffff 1fd0000?1fdffff sa510 111111110 128/64 3fc 0000?3fdffff 1fe0000?1feffff sa511 111111111 128/64 3fe 0000?3ffffff 1ff0000?1ffffff table 2. sector address table?s29gl512n (sheet 12 of 12) sector a24?a16 sector size (kbytes/kwords) 8-bit address range (in hexadecimal) 16-bit address range (in hexadecimal)
28 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet table 3. sector address table?s29gl256n (sheet 1 of 6) sector a23?a16 sector size (kbytes/kwords) 8-bit address range (in hexadecimal) 16-bit address range (in hexadecimal) sa0 0 0 0 0 0 0 0 0 128/64 0000000?001ffff 0000000?000ffff sa1 0 0 0 0 0 0 0 1 128/64 0020000?003ffff 0010000?001ffff sa2 0 0 0 0 0 0 1 0 128/64 0040000?005ffff 0020000?002ffff sa3 0 0 0 0 0 0 1 1 128/64 0060000?007ffff 0030000?003ffff sa4 0 0 0 0 0 1 0 0 128/64 0080000?009ffff 0040000?004ffff sa5 0 0 0 0 0 1 0 1 128/64 00a0000?00bffff 0050000?005ffff sa6 0 0 0 0 0 1 1 0 128/64 00c0000?00dffff 0060000?006ffff sa7 0 0 0 0 0 1 1 1 128/64 00e0000?00fffff 0070000?007ffff sa8 0 0 0 0 1 0 0 0 128/64 0100000?011ffff 0080000?008ffff sa9 0 0 0 0 1 0 0 1 128/64 0120000?013ffff 0090000?009ffff sa10 0 0 0 0 1 0 1 0 128/64 0140000?015ffff 00a0000?00affff sa11 0 0 0 0 1 0 1 1 128/64 0160000?017ffff 00b0000?00bffff sa12 0 0 0 0 1 1 0 0 128/64 0180000?019ffff 00c0000?00cffff sa13 0 0 0 0 1 1 0 1 128/64 01a0000?01bffff 00d0000?00dffff sa14 0 0 0 0 1 1 1 0 128/64 01c0000?01dffff 00e0000?00effff sa15 0 0 0 0 1 1 1 1 128/64 01e0000?01fffff 00f0000?00fffff sa16 0 0 0 1 0 0 0 0 128/64 0200000?021ffff 0100000?010ffff sa17 0 0 0 1 0 0 0 1 128/64 0220000?023ffff 0110000?011ffff sa18 0 0 0 1 0 0 1 0 128/64 0240000?025ffff 0120000?012ffff sa19 0 0 0 1 0 0 1 1 128/64 0260000?027ffff 0130000?013ffff sa20 0 0 0 1 0 1 0 0 128/64 0280000?029ffff 0140000?014ffff sa21 0 0 0 1 0 1 0 1 128/64 02a0000?02bffff 0150000?015ffff sa22 0 0 0 1 0 1 1 0 128/64 02c0000?02dffff 0160000?016ffff sa23 0 0 0 1 0 1 1 1 128/64 02e0000?02fffff 0170000?017ffff sa24 0 0 0 1 1 0 0 0 128/64 0300000?031ffff 0180000?018ffff sa25 0 0 0 1 1 0 0 1 128/64 0320000?033ffff 0190000?019ffff sa26 0 0 0 1 1 0 1 0 128/64 0340000?035ffff 01a0000?01affff sa27 0 0 0 1 1 0 1 1 128/64 0360000?037ffff 01b0000?01bffff sa28 0 0 0 1 1 1 0 0 128/64 0380000?039ffff 01c0000?01cffff sa29 0 0 0 1 1 1 0 1 128/64 03a0000?03bffff 01d0000?01dffff sa30 0 0 0 1 1 1 1 0 128/64 03c0000?03dffff 01e0000?01effff sa31 0 0 0 1 1 1 1 1 128/64 03e0000?03fffff 01f0000?01fffff sa32 0 0 1 0 0 0 0 0 128/64 0400000?041ffff 0200000?020ffff sa33 0 0 1 0 0 0 0 1 128/64 0420000?043ffff 0210000?021ffff sa34 0 0 1 0 0 0 1 0 128/64 0440000?045ffff 0220000?022ffff sa35 0 0 1 0 0 0 1 1 128/64 0460000?047ffff 0230000?023ffff sa36 0 0 1 0 0 1 0 0 128/64 0480000?049ffff 0240000?024ffff sa37 0 0 1 0 0 1 0 1 128/64 04a0000?04bffff 0250000?025ffff sa38 0 0 1 0 0 1 1 0 128/64 04c0000?04dffff 0260000?026ffff sa39 0 0 1 0 0 1 1 1 128/64 04e0000?04fffff 0270000?027ffff sa40 0 0 1 0 1 0 0 0 128/64 0500000?051ffff 0280000?028ffff sa41 0 0 1 0 1 0 0 1 128/64 0520000?053ffff 0290000?029ffff sa42 0 0 1 0 1 0 1 0 128/64 0540000?055ffff 02a0000?02affff
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 29 data sheet sa43 0 0 1 0 1 0 1 1 128/64 0560000?057ffff 02b0000?02bffff sa44 0 0 1 0 1 1 0 0 128/64 0580000?059ffff 02c0000?02cffff sa45 0 0 1 0 1 1 0 1 128/64 05a0000?05bffff 02d0000?02dffff sa46 0 0 1 0 1 1 1 0 128/64 05c0000?05dffff 02e0000?02effff sa47 0 0 1 0 1 1 1 1 128/64 05e0000?05fffff 02f0000?02fffff sa48 0 0 1 1 0 0 0 0 128/64 0600000?061ffff 0300000?030ffff sa49 0 0 1 1 0 0 0 1 128/64 0620000?063ffff 0310000?031ffff sa50 0 0 1 1 0 0 1 0 128/64 0640000?065ffff 0320000?032ffff sa51 0 0 1 1 0 0 1 1 128/64 0660000?067ffff 0330000?033ffff sa52 0 0 1 1 0 1 0 0 128/64 0680000?069ffff 0340000?034ffff sa53 0 0 1 1 0 1 0 1 128/64 06a0000?06bffff 0350000?035ffff sa54 0 0 1 1 0 1 1 0 128/64 06c0000?06dffff 0360000?036ffff sa55 0 0 1 1 0 1 1 1 128/64 06e0000?06fffff 0370000?037ffff sa56 0 0 1 1 1 0 0 0 128/64 0700000?071ffff 0380000?038ffff sa57 0 0 1 1 1 0 0 1 128/64 0720000?073ffff 0390000?039ffff sa58 0 0 1 1 1 0 1 0 128/64 0740000?075ffff 03a0000?03affff sa59 0 0 1 1 1 0 1 1 128/64 0760000?077ffff 03b0000?03bffff sa60 0 0 1 1 1 1 0 0 128/64 0780000?079ffff 03c0000?03cffff sa61 0 0 1 1 1 1 0 1 128/64 07a0000?7bffff 03d0000?03dffff sa62 0 0 1 1 1 1 1 0 128/64 07c0000?07dffff 03e0000?03effff sa63 0 0 1 1 1 1 1 1 128/64 07e0000?07fffff0 03f0000?03fffff sa64 0 1 0 0 0 0 0 0 128/64 0800000?081ffff 0400000?040ffff sa65 0 1 0 0 0 0 0 1 128/64 0820000?083ffff 0410000?041ffff sa66 0 1 0 0 0 0 1 0 128/64 0840000?085ffff 0420000?042ffff sa67 0 1 0 0 0 0 1 1 128/64 0860000?087ffff 0430000?043ffff sa68 0 1 0 0 0 1 0 0 128/64 0880000?089ffff 0440000?044ffff sa69 0 1 0 0 0 1 0 1 128/64 08a0000?08bffff 0450000?045ffff sa70 0 1 0 0 0 1 1 0 128/64 08c0000?08dffff 0460000?046ffff sa71 0 1 0 0 0 1 1 1 128/64 08e0000?08fffff 0470000?047ffff sa72 0 1 0 0 1 0 0 0 128/64 0900000?091ffff 0480000?048ffff sa73 0 1 0 0 1 0 0 1 128/64 0920000?093ffff 0490000?049ffff sa74 0 1 0 0 1 0 1 0 128/64 0940000?095ffff 04a0000?04affff sa75 0 1 0 0 1 0 1 1 128/64 0960000?097ffff 04b0000?04bffff sa76 0 1 0 0 1 1 0 0 128/64 0980000?099ffff 04c0000?04cffff sa77 0 1 0 0 1 1 0 1 128/64 09a0000?09bffff 04d0000?04dffff sa78 0 1 0 0 1 1 1 0 128/64 09c0000?09dffff 04e0000?04effff sa79 0 1 0 0 1 1 1 1 128/64 09e0000?09fffff 04f0000?04fffff sa80 0 1 0 1 0 0 0 0 128/64 0a00000?0a1ffff 0500000?050ffff sa81 0 1 0 1 0 0 0 1 128/64 0a20000?0a3ffff 0510000?051ffff sa82 0 1 0 1 0 0 1 0 128/64 0a40000?045ffff 0520000?052ffff sa83 0 1 0 1 0 0 1 1 128/64 0a60000?0a7ffff 0530000?053ffff sa84 0 1 0 1 0 1 0 0 128/64 0a80000?0a9ffff 0540000?054ffff sa85 0 1 0 1 0 1 0 1 128/64 0aa0000?0abffff 0550000?055ffff sa86 0 1 0 1 0 1 1 0 128/64 0ac0000?0adffff 0560000?056ffff table 3. sector address table?s29gl256n (sheet 2 of 6) sector a23?a16 sector size (kbytes/kwords) 8-bit address range (in hexadecimal) 16-bit address range (in hexadecimal)
30 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet sa87 0 1 0 1 0 1 1 1 128/64 0ae0000?aefffff 0570000?057ffff sa88 0 1 0 1 1 0 0 0 128/64 0b00000?0b1ffff 0580000?058ffff sa89 0 1 0 1 1 0 0 1 128/64 0b20000?0b3ffff 0590000?059ffff sa90 0 1 0 1 1 0 1 0 128/64 0b40000?0b5ffff 05a0000?05affff sa91 0 1 0 1 1 0 1 1 128/64 0b60000?0b7ffff 05b0000?05bffff sa92 0 1 0 1 1 1 0 0 128/64 0b80000?0b9ffff 05c0000?05cffff sa93 0 1 0 1 1 1 0 1 128/64 0ba0000?0bbffff 05d0000?05dffff sa94 0 1 0 1 1 1 1 0 128/64 0bc0000?0bdffff 05e0000?05effff sa95 0 1 0 1 1 1 1 1 128/64 0be0000?0bfffff 05f0000?05fffff sa96 0 1 1 0 0 0 0 0 128/64 0c00000?0c1ffff 0600000?060ffff sa97 0 1 1 0 0 0 0 1 128/64 0c20000?0c3ffff 0610000?061ffff sa98 0 1 1 0 0 0 1 0 128/64 0c40000?0c5ffff 0620000?062ffff sa99 0 1 1 0 0 0 1 1 128/64 0c60000?0c7ffff 0630000?063ffff sa100 0 1 1 0 0 1 0 0 128/64 0c80000?0c9ffff 0640000?064ffff sa101 0 1 1 0 0 1 0 1 128/64 0ca0000?0cbffff 0650000?065ffff sa102 0 1 1 0 0 1 1 0 128/64 0cc0000?0cdffff 0660000?066ffff sa103 0 1 1 0 0 1 1 1 128/64 0ce0000?0cfffff 0670000?067ffff sa104 0 1 1 0 1 0 0 0 128/64 0d00000?0d1ffff 0680000?068ffff sa105 0 1 1 0 1 0 0 1 128/64 0d20000?0d3ffff 0690000?069ffff sa106 0 1 1 0 1 0 1 0 128/64 0d40000?0d5ffff 06a0000?06affff sa107 0 1 1 0 1 0 1 1 128/64 0d60000?0d7ffff 06b0000?06bffff sa108 0 1 1 0 1 1 0 0 128/64 0d80000?0d9ffff 06c0000?06cffff sa109 0 1 1 0 1 1 0 1 128/64 0da0000?0dbffff 06d0000?06dffff sa110 0 1 1 0 1 1 1 0 128/64 0dc0000?0ddffff 06e0000?06effff sa111 0 1 1 0 1 1 1 1 128/64 0de0000?0dfffff 06f0000?06fffff sa112 0 1 1 1 0 0 0 0 128/64 0e00000?0e1ffff 0700000?070ffff sa113 0 1 1 1 0 0 0 1 128/64 0e20000?0e3ffff 0710000?071ffff sa114 0 1 1 1 0 0 1 0 128/64 0e40000?0e5ffff 0720000?072ffff sa115 0 1 1 1 0 0 1 1 128/64 0e60000?0e7ffff 0730000?073ffff sa116 0 1 1 1 0 1 0 0 128/64 0e80000?0e9ffff 0740000?074ffff sa117 0 1 1 1 0 1 0 1 128/64 0ea0000?0ebffff 0750000?075ffff sa118 0 1 1 1 0 1 1 0 128/64 0ec0000?0edffff 0760000?076ffff sa119 0 1 1 1 0 1 1 1 128/64 0ee0000?0efffff 0770000?077ffff sa120 0 1 1 1 1 0 0 0 128/64 0f00000?0f1ffff 0780000?078ffff sa121 0 1 1 1 1 0 0 1 128/64 0f20000?0f3ffff 0790000?079ffff sa122 0 1 1 1 1 0 1 0 128/64 0f40000?0f5ffff 07a0000?07affff sa123 0 1 1 1 1 0 1 1 128/64 0f60000?0f7ffff 07b0000?07bffff sa124 0 1 1 1 1 1 0 0 128/64 0f80000?0f9ffff 07c0000?07cffff sa125 0 1 1 1 1 1 0 1 128/64 0fa0000?0fbffff 07d0000?07dffff sa126 0 1 1 1 1 1 1 0 128/64 0fc0000?0fdffff 07e0000?07effff sa127 0 1 1 1 1 1 1 1 128/64 0fe0000?0ffffff 07f0000?07fffff sa128 1 0 0 0 0 0 0 0 128/64 1000000?101ffff 0800000?080ffff sa129 1 0 0 0 0 0 0 1 128/64 1020000?103ffff 0810000?081ffff sa130 1 0 0 0 0 0 1 0 128/64 1040000?105ffff 0820000?082ffff table 3. sector address table?s29gl256n (sheet 3 of 6) sector a23?a16 sector size (kbytes/kwords) 8-bit address range (in hexadecimal) 16-bit address range (in hexadecimal)
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 31 data sheet sa131 1 0 0 0 0 0 1 1 128/64 1060000?107ffff 0830000?083ffff sa132 1 0 0 0 0 1 0 0 128/64 1080000?109ffff 0840000?084ffff sa133 1 0 0 0 0 1 0 1 128/64 10a0000?10bffff 0850000?085ffff sa134 1 0 0 0 0 1 1 0 128/64 10c0000?10dffff 0860000?086ffff sa135 1 0 0 0 0 1 1 1 128/64 10e0000?10fffff 0870000?087ffff sa136 1 0 0 0 1 0 0 0 128/64 1100000?111ffff 0880000?088ffff sa137 1 0 0 0 1 0 0 1 128/64 1120000?113ffff 0890000?089ffff sa138 1 0 0 0 1 0 1 0 128/64 1140000?115ffff 08a0000?08affff sa139 1 0 0 0 1 0 1 1 128/64 1160000?117ffff 08b0000?08bffff sa140 1 0 0 0 1 1 0 0 128/64 1180000?119ffff 08c0000?08cffff sa141 1 0 0 0 1 1 0 1 128/64 11a0000?11bffff 08d0000?08dffff sa142 1 0 0 0 1 1 1 0 128/64 11c0000?11dffff 08e0000?08effff sa143 1 0 0 0 1 1 1 1 128/64 11e0000?11fffff 08f0000?08fffff sa144 1 0 0 1 0 0 0 0 128/64 1200000?121ffff 0900000?090ffff sa145 1 0 0 1 0 0 0 1 128/64 1220000?123ffff 0910000?091ffff sa146 1 0 0 1 0 0 1 0 128/64 1240000?125ffff 0920000?092ffff sa147 1 0 0 1 0 0 1 1 128/64 1260000?127ffff 0930000?093ffff sa148 1 0 0 1 0 1 0 0 128/64 1280000?129ffff 0940000?094ffff sa149 1 0 0 1 0 1 0 1 128/64 12a0000?12bffff 0950000?095ffff sa150 1 0 0 1 0 1 1 0 128/64 12c0000?12dffff 0960000?096ffff sa151 1 0 0 1 0 1 1 1 128/64 12e0000?12fffff 0970000?097ffff sa152 1 0 0 1 1 0 0 0 128/64 1300000?131ffff 0980000?098ffff sa153 1 0 0 1 1 0 0 1 128/64 1320000?133ffff 0990000?099ffff sa154 1 0 0 1 1 0 1 0 128/64 1340000?135ffff 09a0000?09affff sa155 1 0 0 1 1 0 1 1 128/64 1360000?137ffff 09b0000?09bffff sa156 1 0 0 1 1 1 0 0 128/64 1380000?139ffff 09c0000?09cffff sa157 1 0 0 1 1 1 0 1 128/64 13a0000?13bffff 09d0000?09dffff sa158 1 0 0 1 1 1 1 0 128/64 13c0000?13dffff 09e0000?09effff sa159 1 0 0 1 1 1 1 1 128/64 13e0000?13fffff 09f0000?09fffff sa160 1 0 1 0 0 0 0 0 128/64 1400000?141ffff 0a00000?0a0ffff sa161 1 0 1 0 0 0 0 1 128/64 1420000?143ffff 0a10000?0a1ffff sa162 1 0 1 0 0 0 1 0 128/64 1440000?145ffff 0a20000?0a2ffff sa163 1 0 1 0 0 0 1 1 128/64 1460000?147ffff 0a30000?0a3ffff sa164 1 0 1 0 0 1 0 0 128/64 1480000?149ffff 0a40000?0a4ffff sa165 1 0 1 0 0 1 0 1 128/64 14a0000?14bffff 0a50000?0a5ffff sa166 1 0 1 0 0 1 1 0 128/64 14c0000?14dffff 0a60000?0a6ffff sa167 1 0 1 0 0 1 1 1 128/64 14e0000?14fffff 0a70000?0a7ffff sa168 1 0 1 0 1 0 0 0 128/64 1500000?151ffff 0a80000?0a8ffff sa169 1 0 1 0 1 0 0 1 128/64 1520000?153ffff 0a90000?0a9ffff sa170 1 0 1 0 1 0 1 0 128/64 1540000?155ffff 0aa0000?0aaffff sa171 1 0 1 0 1 0 1 1 128/64 1560000?157ffff 0ab0000?0abffff sa172 1 0 1 0 1 1 0 0 128/64 1580000?159ffff 0ac0000?0acffff sa173 1 0 1 0 1 1 0 1 128/64 15a0000?15bffff 0ad0000?0adffff sa174 1 0 1 0 1 1 1 0 128/64 15c0000?15dffff 0ae0000?0aeffff table 3. sector address table?s29gl256n (sheet 4 of 6) sector a23?a16 sector size (kbytes/kwords) 8-bit address range (in hexadecimal) 16-bit address range (in hexadecimal)
32 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet sa175 1 0 1 0 1 1 1 1 128/64 15e0000?15fffff 0af0000?0afffff sa176 1 0 1 1 0 0 0 0 128/64 1600000?161ffff 0b00000?0b0ffff sa177 1 0 1 1 0 0 0 1 128/64 1620000?163ffff 0b10000?0b1ffff sa178 1 0 1 1 0 0 1 0 128/64 1640000?165fffff 0b20000?0b2ffff sa179 1 0 1 1 0 0 1 1 128/64 1660000?167ffff 0b30000?0b3ffff sa180 1 0 1 1 0 1 0 0 128/64 1680000?169ffff 0b40000?0b4ffff sa181 1 0 1 1 0 1 0 1 128/64 16a0000?16bffff 0b50000?0b5ffff sa182 1 0 1 1 0 1 1 0 128/64 16c0000?16dffff 0b60000?0b6ffff sa183 1 0 1 1 0 1 1 1 128/64 16e0000?16fffff 0b70000?0b7ffff sa184 1 0 1 1 1 0 0 0 128/64 1700000?171ffff 0b80000?0b8ffff sa185 1 0 1 1 1 0 0 1 128/64 1720000?173ffff 0b90000?0b9ffff sa186 1 0 1 1 1 0 1 0 128/64 1740000?175ffff 0ba0000?0baffff sa187 1 0 1 1 1 0 1 1 128/64 1760000?177ffff 0bb0000?0bbffff sa188 1 0 1 1 1 1 0 0 128/64 1780000?179ffff 0bc0000?0bcffff sa189 1 0 1 1 1 1 0 1 128/64 17a0000?17bffff 0bd0000?0bdffff sa190 1 0 1 1 1 1 1 0 128/64 17c0000?17dffff 0be0000?0beffff sa191 1 0 1 1 1 1 1 1 128/64 17e0000?17fffff 0bf0000?0bfffff sa192 1 1 0 0 0 0 0 0 128/64 1800000?181ffff 0c00000?0c0ffff sa193 1 1 0 0 0 0 0 1 128/64 1820000?183ffff 0c10000?0c1ffff sa194 1 1 0 0 0 0 1 0 128/64 1840000?185ffff 0c20000?0c2ffff sa195 1 1 0 0 0 0 1 1 128/64 1860000?187ffff 0c30000?0c3ffff sa196 1 1 0 0 0 1 0 0 128/64 1880000?189ffff 0c40000?0c4ffff sa197 1 1 0 0 0 1 0 1 128/64 18a0000?18bffff 0c50000?0c5ffff sa198 1 1 0 0 0 1 1 0 128/64 18c0000?18dffff 0c60000?0c6ffff sa199 1 1 0 0 0 1 1 1 128/64 18e0000?18fffff 0c70000?0c7ffff sa200 1 1 0 0 1 0 0 0 128/64 1900000?191ffff 0c80000?0c8ffff sa201 1 1 0 0 1 0 0 1 128/64 1920000?193ffff 0c90000?0c9ffff sa202 1 1 0 0 1 0 1 0 128/64 1940000?195ffff 0ca0000?0caffff sa203 1 1 0 0 1 0 1 1 128/64 1960000?197ffff 0cb0000?0cbffff sa204 1 1 0 0 1 1 0 0 128/64 1980000?199ffff 0cc0000?0ccffff sa205 1 1 0 0 1 1 0 1 128/64 19a0000?19bffff 0cd0000?0cdffff sa206 1 1 0 0 1 1 1 0 128/64 19c0000?19dffff 0ce0000?0ceffff sa207 1 1 0 0 1 1 1 1 128/64 19e0000?19ffff 0cf0000?0cfffff sa208 1 1 0 1 0 0 0 0 128/64 1a00000?1a1ffff 0d00000?0d0ffff sa209 1 1 0 1 0 0 0 1 128/64 1a20000?1a3ffff 0d10000?0d1ffff sa210 1 1 0 1 0 0 1 0 128/64 1a40000?1a5ffff 0d20000?0d2ffff sa211 1 1 0 1 0 0 1 1 128/64 1a60000?1a7ffff 0d30000?0d3ffff sa212 1 1 0 1 0 1 0 0 128/64 1a80000?1a9ffff 0d40000?0d4ffff sa213 1 1 0 1 0 1 0 1 128/64 1aa0000?1abffff 0d50000?0d5ffff sa214 1 1 0 1 0 1 1 0 128/64 1ac0000?1adffff 0d60000?0d6ffff sa215 1 1 0 1 0 1 1 1 128/64 1ae0000?1afffff 0d70000?0d7ffff sa216 1 1 0 1 1 0 0 0 128/64 1b00000?1b1ffff 0d80000?0d8ffff sa217 1 1 0 1 1 0 0 1 128/64 1b20000?1b3ffff 0d90000?0d9ffff sa218 1 1 0 1 1 0 1 0 128/64 1b40000?1b5ffff 0da0000?0daffff table 3. sector address table?s29gl256n (sheet 5 of 6) sector a23?a16 sector size (kbytes/kwords) 8-bit address range (in hexadecimal) 16-bit address range (in hexadecimal)
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 33 data sheet sa219 1 1 0 1 1 0 1 1 128/64 1b60000?1b7ffff 0db0000?0dbffff sa220 1 1 0 1 1 1 0 0 128/64 1b80000?1b9ffff 0dc0000?0dcffff sa221 1 1 0 1 1 1 0 1 128/64 1ba0000?1bbffff 0dd0000?0ddffff sa222 1 1 0 1 1 1 1 0 128/64 1bc0000?1bdffff 0de0000?0deffff sa223 1 1 0 1 1 1 1 1 128/64 1be0000?1bfffff 0df0000?0dfffff sa224 1 1 1 0 0 0 0 0 128/64 1c00000?1c1ffff 0e00000?0e0ffff sa225 1 1 1 0 0 0 0 1 128/64 1c20000?1c3ffff 0e10000?0e1ffff sa226 1 1 1 0 0 0 1 0 128/64 1c40000?1c5ffff 0e20000?0e2ffff sa227 1 1 1 0 0 0 1 1 128/64 1c60000?1c7ffff 0e30000?0e3ffff sa228 1 1 1 0 0 1 0 0 128/64 1c80000?1c9ffff 0e40000?0e4ffff sa229 1 1 1 0 0 1 0 1 128/64 1ca0000?1cbffff 0e50000?0e5ffff sa230 1 1 1 0 0 1 1 0 128/64 1cc0000?1cdffff 0e60000?0e6ffff sa231 1 1 1 0 0 1 1 1 128/64 1ce0000?1cfffff 0e70000?0e7ffff sa232 1 1 1 0 1 0 0 0 128/64 1d00000?1d1ffff 0e80000?0e8ffff sa233 1 1 1 0 1 0 0 1 128/64 1d20000?1d3ffff 0e90000?0e9ffff sa234 1 1 1 0 1 0 1 0 128/64 1d40000?1d5ffff 0ea0000?0eaffff sa235 1 1 1 0 1 0 1 1 128/64 1d60000?1d7ffff 0eb0000?0ebffff sa236 1 1 1 0 1 1 0 0 128/64 1d80000?1d9ffff 0ec0000?0ecffff sa237 1 1 1 0 1 1 0 1 128/64 1da0000?1dbffff 0ed0000?0edffff sa238 1 1 1 0 1 1 1 0 128/64 1dc0000?1ddffff 0ee0000?0eeffff sa239 1 1 1 0 1 1 1 1 128/64 1de0000?1dfffff 0ef0000?0efffff sa240 1 1 1 1 0 0 0 0 128/64 1e00000?1e1ffff 0f00000?0f0ffff sa241 1 1 1 1 0 0 0 1 128/64 1e20000?1e3ffff 0f10000?0f1ffff sa242 1 1 1 1 0 0 1 0 128/64 1e40000?1e5ffff 0f20000?0f2ffff sa243 1 1 1 1 0 0 1 1 128/64 1e60000?137ffff 0f30000?0f3ffff sa244 1 1 1 1 0 1 0 0 128/64 1e80000?1e9ffff 0f40000?0f4ffff sa245 1 1 1 1 0 1 0 1 128/64 1ea0000?1ebffff 0f50000?0f5ffff sa246 1 1 1 1 0 1 1 0 128/64 1ec0000?1edffff 0f60000?0f6ffff sa247 1 1 1 1 0 1 1 1 128/64 1ee0000?1efffff 0f70000?0f7ffff sa248 1 1 1 1 1 0 0 0 128/64 1f00000?1f1ffff 0f80000?0f8ffff sa249 1 1 1 1 1 0 0 1 128/64 1f20000?1f3ffff 0f90000?0f9ffff sa250 1 1 1 1 1 0 1 0 128/64 1f40000?1f5ffff 0fa0000?0faffff sa251 1 1 1 1 1 0 1 1 128/64 1f60000?1f7ffff 0fb0000?0fbffff sa252 1 1 1 1 1 1 0 0 128/64 1f80000?1f9ffff 0fc0000?0fcffff sa253 1 1 1 1 1 1 0 1 128/64 1fa0000?1fbffff 0fd0000?0fdffff sa254 1 1 1 1 1 1 1 0 128/64 1fc0000?1fdffff 0fe0000?0feffff sa255 1 1 1 1 1 1 1 1 128/64 1fe0000?1ffffff 0ff0000?0ffffff table 3. sector address table?s29gl256n (sheet 6 of 6) sector a23?a16 sector size (kbytes/kwords) 8-bit address range (in hexadecimal) 16-bit address range (in hexadecimal)
34 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet ta b l e 4 . sector address table?s29gl128n (sheet 1 of 3) sector a22?a16 sector size (kbytes/kwords) 8-bit address range (in hexadecimal) 16-bit address range (in hexadecimal) sa0 0 0 0 0 0 0 0 128/64 0000000?001ffff 0000000?000ffff sa1 0 0 0 0 0 0 1 128/64 0020000?003ffff 0010000?001ffff sa2 0 0 0 0 0 1 0 128/64 0040000?005ffff 0020000?002ffff sa3 0 0 0 0 0 1 1 128/64 0060000?007ffff 0030000?003ffff sa4 0 0 0 0 1 0 0 128/64 0080000?009ffff 0040000?004ffff sa5 0 0 0 0 1 0 1 128/64 00a0000?00bffff 0050000?005ffff sa6 0 0 0 0 1 1 0 128/64 00c0000?00dffff 0060000?006ffff sa7 0 0 0 0 1 1 1 128/64 00e0000?00fffff 0070000?007ffff sa8 0 0 0 1 0 0 0 128/64 0100000?011ffff 0080000?008ffff sa9 0 0 0 1 0 0 1 128/64 0120000?013ffff 0090000?009ffff sa10 0 0 0 1 0 1 0 128/64 0140000?015ffff 00a0000?00affff sa11 0 0 0 1 0 1 1 128/64 0160000?017ffff 00b0000?00bffff sa12 0 0 0 1 1 0 0 128/64 0180000?019ffff 00c0000?00cffff sa13 0 0 0 1 1 0 1 128/64 01a0000?01bffff 00d0000?00dffff sa14 0 0 0 1 1 1 0 128/64 01c0000?01dffff 00e0000?00effff sa15 0 0 0 1 1 1 1 128/64 01e0000?01fffff 00f0000?00fffff sa16 0 0 1 0 0 0 0 128/64 0200000?021ffff 0100000?010ffff sa17 0 0 1 0 0 0 1 128/64 0220000?023ffff 0110000?011ffff sa18 0 0 1 0 0 1 0 128/64 0240000?025ffff 0120000?012ffff sa19 0 0 1 0 0 1 1 128/64 0260000?027ffff 0130000?013ffff sa20 0 0 1 0 1 0 0 128/64 0280000?029ffff 0140000?014ffff sa21 0 0 1 0 1 0 1 128/64 02a0000?02bffff 0150000?015ffff sa22 0 0 1 0 1 1 0 128/64 02c0000?02dffff 0160000?016ffff sa23 0 0 1 0 1 1 1 128/64 02e0000?02fffff 0170000?017ffff sa24 0 0 1 1 0 0 0 128/64 0300000?031ffff 0180000?018ffff sa25 0 0 1 1 0 0 1 128/64 0320000?033ffff 0190000?019ffff sa26 0 0 1 1 0 1 0 128/64 0340000?035ffff 01a0000?01affff sa27 0 0 1 1 0 1 1 128/64 0360000?037ffff 01b0000?01bffff sa28 0 0 1 1 1 0 0 128/64 0380000?039ffff 01c0000?01cffff sa29 0 0 1 1 1 0 1 128/64 03a0000?03bffff 01d0000?01dffff sa30 0 0 1 1 1 1 0 128/64 03c0000?03dffff 01e0000?01effff sa31 0 0 1 1 1 1 1 128/64 03e0000?03fffff 01f0000?01fffff sa32 0 1 0 0 0 0 0 128/64 0400000?041ffff 0200000?020ffff sa33 0 1 0 0 0 0 1 128/64 0420000?043ffff 0210000?021ffff sa34 0 1 0 0 0 1 0 128/64 0440000?045ffff 0220000?022ffff sa35 0 1 0 0 0 1 1 128/64 0460000?047ffff 0230000?023ffff sa36 0 1 0 0 1 0 0 128/64 0480000?049ffff 0240000?024ffff sa37 0 1 0 0 1 0 1 128/64 04a0000?04bffff 0250000?025ffff sa38 0 1 0 0 1 1 0 128/64 04c0000?04dffff 0260000?026ffff sa39 0 1 0 0 1 1 1 128/64 04e0000?04fffff 0270000?027ffff sa40 0 1 0 1 0 0 0 128/64 0500000?051ffff 0280000?028ffff sa41 0 1 0 1 0 0 1 128/64 0520000?053ffff 0290000?029ffff sa42 0 1 0 1 0 1 0 128/64 0540000?055ffff 02a0000?02affff
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 35 data sheet sa43 0 1 0 1 0 1 1 128/64 0560000?057ffff 02b0000?02bffff sa44 0 1 0 1 1 0 0 128/64 0580000?059ffff 02c0000?02cffff sa45 0 1 0 1 1 0 1 128/64 05a0000?05bffff 02d0000?02dffff sa46 0 1 0 1 1 1 0 128/64 05c0000?05dffff 02e0000?02effff sa47 0 1 0 1 1 1 1 128/64 05e0000?05fffff 02f0000?02fffff sa48 0 1 1 0 0 0 0 128/64 0600000?061ffff 0300000?030ffff sa49 0 1 1 0 0 0 1 128/64 0620000?063ffff 0310000?031ffff sa50 0 1 1 0 0 1 0 128/64 0640000?065ffff 0320000?032ffff sa51 0 1 1 0 0 1 1 128/64 0660000?067ffff 0330000?033ffff sa52 0 1 1 0 1 0 0 128/64 0680000?069ffff 0340000?034ffff sa53 0 1 1 0 1 0 1 128/64 06a0000?06bffff 0350000?035ffff sa54 0 1 1 0 1 1 0 128/64 06c0000?06dffff 0360000?036ffff sa55 0 1 1 0 1 1 1 128/64 06e0000?06fffff 0370000?037ffff sa56 0 1 1 1 0 0 0 128/64 0700000?071ffff 0380000?038ffff sa57 0 1 1 1 0 0 1 128/64 0720000?073ffff 0390000?039ffff sa58 0 1 1 1 0 1 0 128/64 0740000?075ffff 03a0000?03affff sa59 0 1 1 1 0 1 1 128/64 0760000?077ffff 03b0000?03bffff sa60 0 1 1 1 1 0 0 128/64 0780000?079ffff 03c0000?03cffff sa61 0 1 1 1 1 0 1 128/64 07a0000?07bffff 03d0000?03dffff sa62 0 1 1 1 1 1 0 128/64 07c0000?07dffff 03e0000?03effff sa63 0 1 1 1 1 1 1 128/64 07e0000?07fffff 03f0000?03fffff sa64 1 0 0 0 0 0 0 128/64 0800000?081ffff 0400000?040ffff sa65 1 0 0 0 0 0 1 128/64 0820000?083ffff 0410000?041ffff sa66 1 0 0 0 0 1 0 128/64 0840000?085ffff 0420000?042ffff sa67 1 0 0 0 0 1 1 128/64 0860000?087ffff 0430000?043ffff sa68 1 0 0 0 1 0 0 128/64 0880000?089ffff 0440000?044ffff sa69 1 0 0 0 1 0 1 128/64 08a0000?08bffff 0450000?045ffff sa70 1 0 0 0 1 1 0 128/64 08c0000?08dffff 0460000?046ffff sa71 1 0 0 0 1 1 1 128/64 08e0000?08fffff 0470000?047ffff sa72 1 0 0 1 0 0 0 128/64 0900000?091ffff 0480000?048ffff sa73 1 0 0 1 0 0 1 128/64 0920000?093ffff 0490000?049ffff sa74 1 0 0 1 0 1 0 128/64 0940000?095ffff 04a0000?04affff sa75 1 0 0 1 0 1 1 128/64 0960000?097ffff 04b0000?04bffff sa76 1 0 0 1 1 0 0 128/64 0980000?099ffff 04c0000?04cffff sa77 1 0 0 1 1 0 1 128/64 09a0000?09bffff 04d0000?04dffff sa78 1 0 0 1 1 1 0 128/64 09c0000?09dffff 04e0000?04effff sa79 1 0 0 1 1 1 1 128/64 09e0000?09fffff 04f0000?04fffff sa80 1 0 1 0 0 0 0 128/64 0a00000?0a1ffff 0500000?050ffff sa81 1 0 1 0 0 0 1 128/64 0a20000?0a3ffff 0510000?051ffff sa82 1 0 1 0 0 1 0 128/64 0a40000?0a5ffff 0520000?052ffff sa83 1 0 1 0 0 1 1 128/64 0a60000?0a7ffff 0530000?053ffff sa84 1 0 1 0 1 0 0 128/64 0a80000?0a9ffff 0540000?054ffff sa85 1 0 1 0 1 0 1 128/64 0aa0000?0abffff 0550000?055ffff sa86 1 0 1 0 1 1 0 128/64 0ac0000?0adffff 0560000?056ffff table 4. sector address table?s29gl128n (sheet 2 of 3) sector a22?a16 sector size (kbytes/kwords) 8-bit address range (in hexadecimal) 16-bit address range (in hexadecimal)
36 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet sa87 1 0 1 0 1 1 1 128/64 0ae0000?0afffff 0570000?057ffff sa88 1 0 1 1 0 0 0 128/64 0b00000?0b1ffff 0580000?058ffff sa89 1 0 1 1 0 0 1 128/64 0b20000?0b3ffff 0590000?059ffff sa90 1 0 1 1 0 1 0 128/64 0b40000?0b5ffff 05a0000?05affff sa91 1 0 1 1 0 1 1 128/64 0b60000?0b7ffff 05b0000?05bffff sa92 1 0 1 1 1 0 0 128/64 0b80000?0b9ffff 05c0000?05cffff sa93 1 0 1 1 1 0 1 128/64 0ba0000?0bbffff 05d0000?05dffff sa94 1 0 1 1 1 1 0 128/64 0bc0000?0bdffff 05e0000?05effff sa95 1 0 1 1 1 1 1 128/64 0be0000?0bfffff 05f0000?05fffff sa96 1 1 0 0 0 0 0 128/64 0c00000?0c1ffff 0600000?060ffff sa97 1 1 0 0 0 0 1 128/64 0c20000?0c3ffff 0610000?061ffff sa98 1 1 0 0 0 1 0 128/64 0c40000?0c5ffff 0620000?062ffff sa99 1 1 0 0 0 1 1 128/64 0c60000?0c7ffff 0630000?063ffff sa100 1 1 0 0 1 0 0 128/64 0c80000?0c9ffff 0640000?064ffff sa101 1 1 0 0 1 0 1 128/64 0ca0000?0cbffff 0650000?065ffff sa102 1 1 0 0 1 1 0 128/64 0cc0000?0cdffff 0660000?066ffff sa103 1 1 0 0 1 1 1 128/64 0ce0000?0cfffff 0670000?067ffff sa104 1 1 0 1 0 0 0 128/64 0d00000?0d1ffff 0680000?068ffff sa105 1 1 0 1 0 0 1 128/64 0d20000?0d3ffff 0690000?069ffff sa106 1 1 0 1 0 1 0 128/64 0d40000?0d5ffff 06a0000?06affff sa107 1 1 0 1 0 1 1 128/64 0d60000?0d7ffff 06b0000?06bffff sa108 1 1 0 1 1 0 0 128/64 0d80000?0d9ffff 06c0000?06cffff sa109 1 1 0 1 1 0 1 128/64 0da0000?0dbffff 06d0000?06dffff sa110 1 1 0 1 1 1 0 128/64 0dc0000?0ddffff 06e0000?06effff sa111 1 1 0 1 1 1 1 128/64 0de0000?0dfffff 06f0000?06fffff sa112 1 1 1 0 0 0 0 128/64 0e00000?0e1ffff 0700000?070ffff sa113 1 1 1 0 0 0 1 128/64 0e20000?0e3ffff 0710000?071ffff sa114 1 1 1 0 0 1 0 128/64 0e40000?0e5ffff 0720000?072ffff sa115 1 1 1 0 0 1 1 128/64 0e60000?0e7ffff 0730000?073ffff sa116 1 1 1 0 1 0 0 128/64 0e80000?0e9ffff 0740000?074ffff sa117 1 1 1 0 1 0 1 128/64 0ea0000?0ebffff 0750000?075ffff sa118 1 1 1 0 1 1 0 128/64 0ec0000?0edffff 0760000?076ffff sa119 1 1 1 0 1 1 1 128/64 0ee0000?0efffff 0770000?077ffff sa120 1 1 1 1 0 0 0 128/64 0f00000?0f1ffff 0780000?078ffff sa121 1 1 1 1 0 0 1 128/64 0f20000?0f3ffff 0790000?079ffff sa122 1 1 1 1 0 1 0 128/64 0f40000?0f5ffff 07a0000?07affff sa123 1 1 1 1 0 1 1 128/64 0f60000?0f7ffff 07b0000?07bffff sa124 1 1 1 1 1 0 0 128/64 0f80000?0f9ffff 07c0000?07cffff sa125 1 1 1 1 1 0 1 128/64 0fa0000?0fbffff 07d0000?07dffff sa126 1 1 1 1 1 1 0 128/64 0fc0000?0fdffff 07e0000?07effff sa127 1 1 1 1 1 1 1 128/64 0fe0000?0ffffff 07f0000?07fffff table 4. sector address table?s29gl128n (sheet 3 of 3) sector a22?a16 sector size (kbytes/kwords) 8-bit address range (in hexadecimal) 16-bit address range (in hexadecimal)
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 37 data sheet autoselect mode the autoselect mode provides manufacturer and device identification, and sector group pro- tection verification, through identifier codes output on dq7?dq0. this mode is primarily intended for programming equipment to automa tically match a device to be programmed with its corresponding programming algorithm. however, the autoselect codes can also be ac- cessed in-system through the command register. when using programming equipment, the autoselect mode requires vid on address pin a9. address pins a6, a3, a2, a1, and a0 must be as shown in table 5 on page 37 . in addition, when verifying sector protection, the sector address must appear on the appropriate highest order address bits (see table 2 on page 16 ). table 5 on page 37 shows the remaining address bits that are don?t care. when all necessary bits have been set as required, the programming equipment may then read the corresponding identifier code on dq7?dq0. to access the autoselect codes in-system, the host system can issue the autoselect command via the command register, as shown in table 12 on page 63 and table 14 on page 65 . this method does not require v id . refer to the autoselect command sequence section for more information. ta b l e 5 . autoselect codes (high voltage method) legend: l = logic low = v il , h = logic high = v ih , sa = sector address, x = don?t care. sector protection the device features several levels of sector protection, which can disable both the program and erase operations in certain sectors or sector groups: persistent sector protection a command sector protection method that replac es the old 12 v controlled protection method. description ce# oe# we# a22t o a15 a14 to a10 a9 a8 to a7 a6 a5 to a4 a3 to a2 a1 a0 dq8 to dq15 dq7 to dq0 byte# = v ih byte# = v il manufacturer id : spansion product llhxxv id x l x l l l 00 x 01h device id s29gl512n cycle 1 llhxxv id xl x llh 22 x 7eh cycle 2 h h l 22 x 23h cycle 3 h h h 22 x 01h device id s29gl256n cycle 1 llhxxv id xl x llh 22 x 7eh cycle 2 h h l 22 x 22h cycle 3 h h h 22 x 01h device id s29gl128n cycle 1 llhxxv id xl x llh 22 x 7eh cycle 2 h h l 22 x 21h cycle 3 h h h 22 x 01h sector group protection verification llhsaxv id xl x l h l x x 01h (protected), 00h (unprotected) secured silicon sector indicator bit (dq7), wp# protects highest address sector llhxxv id xl x l h h x x 98h (factory locked), 18h (not factory locked) secured silicon sector indicator bit (dq7), wp# protects lowest address sector llhxxv id xl x l h h x x 88h (factory locked), 08h (not factory locked)
38 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet password sector protection a highly sophisticated protection method that requires a password before changes to certain sectors or sector groups are permitted wp# hardware protection a write protect pin that can prevent program or erase operations in the outermost sectors. the wp# hardware protection feature is always available, independent of the software man- aged protection method chosen. selecting a sector protection mode all parts default to operate in the persistent sector protection mode. the customer must then choose if the persistent or password protection method is most desirable. there are two one- time programmable non-volatile bi ts that define which sector pr otection method is used. if the customer decides to continue using the persistent sector protection method, they must set the persistent sector protection mode locking bit . this permanently sets the part to operate only using persistent sector protection. if the customer decides to use the password method, they must set the password mode locking bit . this permanently sets the part to operate only using password sector protection. it is important to remember that setting either the persistent sector protection mode locking bit or the password mode locking bit permanently selects the protection mode. it is not possible to switch between the two methods once a locking bit is set. it is important that one mode is explicitly selected when the device is first programmed, rather than relying on the default mode alone. this is so that it is not possible for a system pro- gram or virus to later set the password mode locking bit, which would cause an unexpected shift from the default persistent sector protection mode into the password protection mode. the device is shipped with all sectors unprotected. the factory offers the option of program- ming and protecting sectors at the factory prior to shipping the device through the expressflash? service. contact your sales representative for details. it is possible to determine whether a sector is protected or unprotected. see autoselect com- mand sequence? on page 51 for details. advanced sector protection advanced sector protection features several levels of sector protection, which can disable both the program and erase operations in certain sectors. persistent sect or protection is a method that replaces th e old 12v controlled protection method. password sector protection is a highly sophisticated prot ection method that requires a password before changes to certain sectors are permitted. lock register the lock register consists of 3 bits (dq2, dq 1, and dq0). these dq2, dq1, dq0 bits of the lock register are programmable by the user. us ers are not allowed to program both dq2 and dq1 bits of the lock register to the 00 state. if the user tries to program dq2 and dq1 bits of the lock register to the 00 state, the device aborts the lock register back to the default 11 state. the programming time of the lock re gister is same as the typical word program- ming time without utilizing the write buffer of the device. during a lock register programming sequence execution, the dq6 toggle bit i toggles until the programming of the lock register has completed to indicate programming status. all lock register bits are read- able to allow users to verify lock register statuses.
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 39 data sheet the customer secured silicon sector protection bit is dq0, persistent protection mode lock bit is dq1, and password protection mode lock bit is dq2 are accessible by all users. each of these bits are non-volatile. dq15-dq3 are reserved and must be 1's when the user tries to program the dq2, dq1, and dq0 bits of the lock register. the user is not required to program dq2, dq1 and dq0 bits of the lock register at the same time. this allows users to lock the secured silicon sector and then set the device either permanently into password protection mode or persistent protection mode and then lock the secured silicon sector at separate in- stances and time frames. ? secured silicon sector protection allows the user to lock the secured silicon sector area ? persistent protection mode lock bit allows the user to set the device permanently to op- erate in the persistent protection mode ? password protection mode lock bit allows the user to set the device permanently to op- erate in the password protection mode persistent sector protection the persistent sector protection method replaces the old 12 v controlled protection method while at the same time enhancing flexibility by providing three different sector protection states: ? dynamically locked -the sector is protected and can be changed by a simple command ? persistently locked -a sector is protected and cannot be changed ? unlocked -the sector is unprotected and can be changed by a simple command in order to achieve these states, three types of ?bits? are going to be used: dynamic protection bit (dyb) a volatile protection bit is assigned for each sector. after power-up or hardware reset, the contents of all dyb bits are in the ?unprotected state?. each dyb is individually modifiable through the dyb set command and dyb clear co mmand. when the parts are first shipped, all of the persistent protect bits (ppb) are cleared into the unprotected state. the dyb bits and ppb lock bit are defaulted to power up in the cleared state or unprotected state - meaning the all ppb bits are changeable. the protection state for each sector is determined by the logical or of the ppb and the dyb related to that sector. for the sectors that have the ppb bits cleared, the dyb bits control whether or not the sector is protected or unprotected. by issuing the dyb set and dyb clear command sequences, the dyb bits is protected or unprotected, thus placing each sector in the protected or unprotected st ate. these are the so-called dynamic locked or unlocked states. they are called dynamic states because it is very easy to switch back and forth be- tween the protected and un-protected conditions. this allows software to easily protect sectors against inadvertent changes yet does not prevent the easy re moval of protection when changes are needed. the dyb bits maybe set or cleared as often as needed. the ppb bits allow for a more static, and difficult to change, level of protection. the ppb bits retain their state across power cycles because they are non-volatile. individual ppb bits are set with a program command but must all be cleared as a group through an erase command. table 6. lock register dq15-3 dq2 dq1 dq0 don?t care password protection mode lock bit persistent protection mode lock bit secured silicon sector protection bit
40 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet the ppb lock bit adds an additional level of protection. once all ppb bits are programmed to the desired settings, the ppb lock bit may be set to the ?freeze state?. setting the ppb lock bit to the ?freeze state? disables all program and erase commands to the non-volatile ppb bits. in effect, the ppb lock bit locks the ppb bits into their current state. the only way to clear the ppb lock bit to the ?unfreeze state? is to go through a power cycle, or hardware reset. the software reset command does not cl ear the ppb lock bit to the ?unfreeze state?. system boot code can determine if any changes to the ppb bits are needed e.g. to allow new system code to be downloaded. if no changes are needed then the boot code can set the ppb lock bit to disable any further changes to the ppb bits during system operation. the wp# write protect pin adds a final level of hardware protection. when this pin is low it is not possible to change the contents of the wp# protected sectors. these sectors generally hold system boot code. so, the wp# pin can prevent any changes to the boot code that could override the choices made while setting up sector protection during system initialization. it is possible to have sectors that have been persistently locked, and sectors that are left in the dynamic state. the sectors in the dynamic state are all unprotected. if there is a need to protect some of them, a simple dyb set command sequence is all that is necessary. the dyb set and dyb clear commands for the dynamic sectors switch the dyb bits to signify protected and unprotected, respectively. if there is a need to change th e status of the persistently locked sectors, a few more steps are required. fi rst, the ppb lock bit mu st be disabled to the ?unfreeze state? by either putting the device through a power-cycle, or hardware reset. the ppb bits can then be changed to reflect the de sired settings. setting the ppb lock bit once again to the ?freeze state? locks the ppb bi ts, and the device operates normally again. to achieve the best protection, execute the ppb lock bit set command early in the boot code, and protect the boot code by holding wp# = v il . persistent protection bit (ppb) a single persistent (non-volatile) protection bit is assigned to each sector. if a ppb is pro- grammed to the protected state through the ?ppb program? command, that sector is protected from program or erase operations is read-only. if a ppb requires erasure, all of the sector ppb bits must first be erased in parallel through the ?all ppb erase? command. the ?all ppb erase? command preprograms all ppb bits prior to ppb erasing. all ppb bits erase in par- allel, unlike programming where individual ppb bits are programmable. the ppb bits have the same endurance as the flash memory. programming the ppb bit requires the typical word programming time without utilizing the write buffer. during a ppb bit programming and all ppb bit erasing sequence executions, the dq6 toggle bit i toggles until the programming of the ppb bit or erasing of all ppb bits has completed to indicate programming and erasing status. erasing all of the ppb bits at once re- quires typical sector erase time. during the erasing of all ppb bits, the dq3 sector erase timer bit outputs a 1 to indicate the erasure of all pp b bits are in progress. when the erasure of all ppb bits has completed, the dq3 sector erase ti mer bit outputs a 0 to indicate that all ppb bits have been erased. reading the ppb status bit requires the initial access time of the device. persistent protection bit lock (ppb lock bit) a global volatile bit. when set to the ?freez e state?, the ppb bits cannot be changed. when cleared to the ?unfreeze state?, the ppb bits are changeable. there is only one ppb lock bit per device. the ppb lock bit is cleared to the ?unfreeze state? after power-up or hardware reset. there is no command sequence to unlock or ?unfreeze? the ppb lock bit. configuring the ppb lock bit to the freeze state requires approximately 100ns. reading the ppb lock status bit requires the initial access time of the device.
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 41 data sheet ta b l e 7 . sector protection schemes ta b l e 7 contains all possible combinations of the dyb bit, ppb bit, and ppb lock bit relating to the status of the sector. in summary, if the ppb bit is set, and the ppb lock bit is set, the sector is protected and the protection cannot be removed until the next power cycle or hard- ware reset clears the ppb lock bit to ?unfreeze state?. if the ppb bit is cleared, the sector can be dynamically locked or unlocked. the dyb bit then controls whether or not the sector is protected or unprotected. if the user attempts to program or erase a protected sector, the device ignores the command and returns to read mode. a program command to a protected sector enables status polling for approximately 1 s before the device returns to read mode without having modified the contents of the protected sector. an erase command to a pro- tected sector enables status polling for approximately 50 s after which the device returns to read mode without having erased the protecte d sector. the programming of the dyb bit, ppb bit, and ppb lock bit for a given sector can be verified by writing a dyb status read, ppb status read, and ppb lock status read commands to the device. the autoselect sector protection verification outputs the or function of the dyb bit and ppb bit per sector basis. when the or function of the dyb bit and ppb bit is a 1, the sector is either protected by dyb or ppb or both. when the or function of the dyb bit and ppb bit is a 0, the sector is unprotected through both the dyb and ppb. persistent protecti on mode lock bit like the password protection mode lock bit, a persistent protection mode lock bit exists to guarantee that the device remain in software sector protection. once programmed, the per- sistent protection mode lock bit prevents prog ramming of the password protection mode lock bit. this guarantees that a hacker could not place the device in password protection mode. the password protection mode lock bit resides in the ?lock register?. password sector protection the password sector protection method allows an even higher level of security than the per- sistent sector protection meth od. there are two main differ ences between the persistent sector protection and the password sector protection methods: ? when the device is first powered on, or comes out of a reset cycle, the ppb lock bit is set to the locked state, or the freeze state, rather than cleared to the unlocked state, or the unfreeze state. ? the only means to clear and unfreeze the ppb lock bit is by writing a unique 64-bit pass- word to the device. protection states sector state dyb bit ppb bit ppb lock bit unprotect unprotect unfreeze unprotec ted ? ppb and dyb are changeable unprotect unprotect freeze unprotected ? ppb not changeable, dyb is changeable unprotect protect unfreeze protected ? ppb and dyb are changeable unprotect protect freeze protected ? pp b not changeable, dyb is changeable protect unprotect unfreeze protected ? ppb and dyb are changeable protect unprotect freeze protected ? pp b not changeable, dyb is changeable protect protect unfreeze protected ? ppb and dyb are changeable protect protect freeze protected ? ppb not changeable, dyb is changeable
42 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet the password sector protection method is otherwise identical to the persistent sector protec- tion method. a 64-bit password is the only additional tool utilized in this method. the password is stored in a one-time progra mmable (otp) region outs ide of the flash mem- ory. once the password protection mode lock bit is set, the password is permanently set with no means to read, program, or erase it. the pa ssword is used to clear and unfreeze the ppb lock bit. the password unlock command must be written to the flash, along with a password. the flash device internally compares the give n password with the pre-programmed password. if they match, the ppb lock bit is cleared to the unfreezed state , and the ppb bits can be altered. if they do not match, the flash device does nothing. there is a built-in 2 s delay for each password check after the valid 64-bit password is entered for the ppb lock bit to be cleared to the ?unfreezed state?. this delay is intended to thwart any efforts to run a program that tries all possible combinations in order to crack the password. password and password prot ection mode lock bit in order to select the password sector protection method, the customer must first program the password. the factory recommends that the password be somehow correlated to the unique electronic serial number (esn) of the part icular flash device. each esn is different for every flash device; therefore each password should be different for every flash device. while programming in the password region, the cust omer may perform password read operations. once the desired password is programmed in, the customer must then set the password pro- tection mode lock bit. this operation achieves two objectives: 1. it permanently sets the device to operate using the password protection mode. it is not possible to reverse this function. 2. it also disables all further commands to th e password region. all program, and read oper- ations are ignored. both of these objectives are important, and if not carefully considered, may lead to unrecov- erable errors. the user must be sure that the password sector protection method is desired when programming the password protection mode lock bit. more importantly, the user must be sure that the password is correct when the password protection mode lock bit is pro- grammed. due to the fact that read operations are disabled, there is no means to read what the password is afterwards. if the password is lost after programming the password protec- tion mode lock bit, there is no way to clear and unfreeze the ppb lock bit. the password protection mode lock bit, once programmed, prevents reading the 64-bit password on the dq bus and further password programming. the password protection mode lock bit is not eras- able. once password protection mode lock bit is programmed, the persistent protection mode lock bit is disabled from programming, guaran teeing that no changes to the protection scheme are allowed. 64-bit password the 64-bit password is located in its own memory space and is accessible through the use of the password program and password read commands. the password function works in con- junction with the password protection mode lo ck bit, which when programmed, prevents the password read command from reading the contents of the password on the pins of the device. persistent protection bi t lock (ppb lock bit) a global volatile bit. the ppb lock bit is a vola tile bit that reflects the state of the password protection mode lock bit after power-up reset. if the password protection mode lock bit is also programmed after programming the password, the password unlock command must be issued to clear and unfreeze the ppb lock bit after a hardware reset (reset# asserted) or a
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 43 data sheet power-up reset. successful execution of the password unlock command clears and unfreezes the ppb lock bit, allowing for sector ppb bits to be modified. without issuing the password unlock command, while asserting reset#, taking the device through a power-on reset, or issuing the ppb lock bit set command sets the ppb lock bit to a the ?freeze state?. if the password protection mode lock bit is no t programmed, the device defaults to persistent protection mode. in the persistent protection mode, the ppb lock bit is cleared to the unfreeze state after power-up or hardware reset. the ppb lock bit is set to the freeze state by issuing the ppb lock bit set command. once set to the freeze state the only means for clearing the ppb lock bit to the ?unfreeze state? is by issui ng a hardware or power-up reset. the password unlock command is ignored in persistent protection mode. reading the ppb lock bit requires a 200ns access time. secured silicon sector flash memory region the secured silicon sector feature provides a flash memory region that enables permanent part identification through an electronic serial number (esn). the secured silicon sector is 256 bytes in length, and uses a secured silicon sector indicator bit (dq7) to indicate whether or not the secured silicon sector is locked when shipped from the factory. this bit is perma- nently set at the factory and cannot be changed, which prevents cloning of a factory locked part. this ensures the security of the esn once the product is shipped to the field. the factory offers the device with the secured silicon sector either customer lockable (stan- dard shipping option) or factory locked (contact an amd sales representative for ordering information). the customer-lockable version is shipped with the secured silicon sector un- protected, allowing customers to program the sector after receiving the device. the customer-lockable version also has the secured silicon sector indicator bit permanently set to a 0 . the factory-locked version is always protected when shipped from the factory, and has the secured silicon sector indicator bit permanently set to a 1 . thus, the secured silicon sec- tor indicator bit prevents customer-lockable devices from being used to replace devices that are factory locked . the secured silicon sector address space in this device is allocated as follows: the system accesses the secured silicon sector through a command sequence (see ?write protect (wp#)?). after the system has written the enter secured silicon sector command se- quence, it may read the secured silicon sector by using the addresses normally occupied by the first sector (sa0). this mode of operation continues until the system issues the exit se- cured silicon sector command sequence, or until power is removed from the device. on power-up, or following a hardware reset, the device reverts to sending commands to sector sa0. customer lockable: secured silic on sector not programmed or protected at the factory unless otherwise specified, the device is shipped such that the customer may program and protect the 256-byte secured silicon sector. the system may program the secured silicon sector using the write-buffer, accelerated and/ or unlock bypass methods, in addition to th e standard programming command sequence. see command definitions? on page 50 . secured silicon sector address range customer lockable esn factory locked expressflash factory locked 000000h?000007h determined by customer esn esn or determined by customer 000008h?00007fh unavailable determined by customer
44 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet programming and protecting the secured silicon sector must be used with caution since, once protected, there is no procedure available for unprotecting the secured silicon sector area and none of the bits in the secured silicon sector memory space can be modified in any way. the secured silicon sector area can be protected using one of the following procedures: ? write the three-cycle enter secured silicon sector region command. ? to verify the protect/unprotect status of the secured silicon sector, follow the algorithm. once the secured silicon sector is programmed, locked and verified, the system must write the exit secured silicon sector region command sequence to return to reading and writing within the remainder of the array. factory locked: secured silic on sector programmed and protected at the factory in devices with an esn, the secured silicon sector is protected when the device is shipped from the factory. the secured silicon sector cannot be modified in any way. an esn factory locked device has an 16-byte random esn at addresses 000000h?000007h. please contact your sales representative for details on ordering esn factory locked devices. customers may opt to have their code programmed by the factory through the expressflash service (express flash factory locked). the devices are then shipped from the factory with the secured silicon sector permanently locked. contact your sales representative for details on using the expressflash service. write protect (wp#) the write protect function provides a hardware method of protecting the first or last sector group without using v id . write protect is one of two fu nctions provided by the wp#/acc input. if the system asserts v il on the wp#/acc pin, the device disables program and erase func- tions in the first or last sector group independently of whether those sector groups were protected or unprotected u sing the method described in advanced sector protection? on page 38 . note that if wp#/acc is at v il when the device is in the standby mode, the maxi- mum input load current is increased. see the table in dc characteristics? on page 74 . if the system asserts v ih on the wp#/acc pin, the device reverts to whether the first or last sector was previously set to be protected or unprotected. note that wp# has an internal pullup; when unconnected, wp# is at v ih . hardware data protection the command sequence requirement of unlock cycles for programming or erasing provides data protection against inad vertent writes (refer to table 12 on page 63 and table 14 on page 65 for command definitions). in addition, the following hardware data protection mea- sures prevent accidental erasure or programming, which might otherwise be caused by spurious system level signals during v cc power-up and power-down transitions, or from sys- tem noise. low v cc write inhibit when v cc is less than v lko , the device does not accept any write cycles. this protects data during v cc power-up and power-down. the command re gister and all internal program/erase circuits are disabled, and the device resets to the read mode. subsequent writes are ignored until v cc is greater than v lko . the system must provide the proper signals to the control pins to prevent unintentional writes when v cc is greater than v lko . write pulse glitch protection noise pulses of less than 5 ns (typical) on oe#, ce# or we# do not initiate a write cycle.
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 45 data sheet logical inhibit write cycles are inhibited by holding any one of oe# = v il , ce# = v ih or we# = v ih . to ini- tiate a write cycle, ce# and we# must be a logical zero while oe# is a logical one. power-up write inhibit if we# = ce# = v il and oe# = v ih during power up, the device does not accept commands on the rising edge of we#. the internal state machine is automatically reset to the read mode on power-up.
46 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet common flash memory interface (cfi) the common flash interface (cfi) specification outlines device and host system software in- terrogation handshake, which allows specific vendor-specified software algorithms to be used for entire families of devices. software support can then be device-independent, jedec id- independent, and forward- and backward-compati ble for the specified flash device families. flash vendors can standardize their existing interfaces for long-term compatibility. this device enters the cfi query mode when the system writes the cfi query command, 98h, to address 55h, any time the device is ready to read array data. the system can read cfi information at the addresses given in ta b l e 8 , table 9 on page 47 , and table 10 on page 48 . to terminate reading cfi data, the system must write the reset command. the system can also write the cfi query command when the device is in the autoselect mode. the device enters the cfi query mode, and the system can read cfi data at the addresses given in ta b l e 8 , table 9 on page 47 , table 10 on page 48 , and table 11 on page 49 . the sys- tem must write the reset command to return the device to reading array data. for further information, please refer to the cfi specification and cfi publication 100, avail- able via the world wide web at http://www.amd.com/flash/cfi. alternatively, contact your sales representative for copies of these documents. ta b l e 8 . cfi query identification string addresses (x16) addresses (x8) data description 10h 11h 12h 20h 22h 24h 0051h 0052h 0059h query unique ascii string ?qry? 13h 14h 26h 28h 0002h 0000h primary oem command set 15h 16h 2ah 2ch 0040h 0000h address for primary extended table 17h 18h 2eh 30h 0000h 0000h alternate oem command set (00h = none exists) 19h 1ah 32h 34h 0000h 0000h address for alternate oem extended table (00h = none exists)
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 47 data sheet ta b l e 9 . system interface string addresses (x16) addresses (x8) data description 1bh 36h 0027h v cc min. (write/erase) d7?d4: volt, d3?d0: 100 millivolt 1ch 38h 0036h v cc max. (write/erase) d7?d4: volt, d3?d0: 100 millivolt 1dh 3ah 0000h v pp min. voltage (00h = no v pp pin present) 1eh 3ch 0000h v pp max. voltage (00h = no v pp pin present) 1fh 3eh 0007h typical timeout per single byte/word write 2 n s 20h 40h 0007h typical timeout for min. size buffer write 2 n s (00h = not supported) 21h 42h 000ah typical timeout per individual block erase 2 n ms 22h 44h 0000h typical timeout for full chip erase 2 n ms (00h = not supported) 23h 46h 0003h max. timeout for byte/word write 2 n times typical 24h 48h 0005h max. timeout for buffer write 2 n times typical 25h 4ah 0004h max. timeout per individual block erase 2 n times typical 26h 4ch 0000h max. timeout for full chip erase 2 n times typical (00h = not supported)
48 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet ta b l e 1 0 . device geometry definition addresses (x16) addresses (x8) data description 27h 4eh 001ah 0019h 0018h device size = 2 n byte 1a = 512 mb, 19 = 256 mb, 18 = 128 mb 28h 29h 50h 52h 0002h 0000h flash device interface descriptio n (refer to cfi publication 100) 2ah 2bh 54h 56h 0005h 0000h max. number of byte in multi-byte write = 2 n (00h = not supported) 2ch 58h 0001h number of erase block regions with in device (01h = uniform device, 02h = boot device) 2dh 2eh 2fh 30h 5ah 5ch 5eh 60h 00xxh 000xh 0000h 000xh erase block region 1 information (refer to the cfi specificat ion or cfi publication 100) 00ffh, 001h, 0000h, 0002h = 512 mb 00ffh, 0000h, 0000h, 0002h = 256 mb 007fh, 0000h, 0000h, 0002h = 128 mb 31h 32h 33h 34h 62h 64h 66h 68h 0000h 0000h 0000h 0000h erase block region 2 information (refer to cfi publication 100) 35h 36h 37h 38h 6ah 6ch 6eh 70h 0000h 0000h 0000h 0000h erase block region 3 information (refer to cfi publication 100) 39h 3ah 3bh 3ch 72h 74h 76h 78h 0000h 0000h 0000h 0000h erase block region 4 information (refer to cfi publication 100)
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 49 data sheet ta b l e 1 1 . primary vendor-specific extended query addresses (x16) addresses (x8) data description 40h 41h 42h 80h 82h 84h 0050h 0052h 0049h query-unique ascii string ?pri? 43h 86h 0031h major version number, ascii 44h 88h 0033h minor version number, ascii 45h 8ah 0010h address sensitive unlock (bits 1-0) 0 = required, 1 = not required process technology (bits 7-2) 0100b = 110 nm mirrorbit 46h 8ch 0002h erase suspend 0 = not supported, 1 = to read only, 2 = to read & write 47h 8eh 0001h sector protect 0 = not supported, x = number of sectors in per group 48h 90h 0000h sector temporary unprotect 00 = not supported, 01 = supported 49h 92h 0008h sector protect/unprotect scheme 0008h = advanced sector protection 4ah 94h 0000h simultaneous operation 00 = not supported, x = number of sectors in bank 4bh 96h 0000h burst mode type 00 = not supported, 01 = supported 4ch 98h 0002h page mode type 00 = not supported, 01 = 4 word page, 02 = 8 word page 4dh 9ah 00b5h acc (acceleration) supply minimum 00h = not supported, d7-d4: volt, d3-d0: 100 mv 4eh 9ch 00c5h acc (acceleration) supply maximum 00h = not supported, d7-d4: volt, d3-d0: 100 mv 4fh 9eh 00xxh wp# protection 04h = uniform sectors bottom wp# protect, 05h = uniform sectors top wp# protect 50h a0h 0001h program suspend 00h = not supported, 01h = supported
50 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet command definitions writing specific address and data commands or sequences into the command register initiates device operations. table 12 on page 63 and table 14 on page 65 define the valid register command sequences. writing incorrect address and data values or writing them in the im- proper sequence may place the device in an unknown state. a reset command is then required to return the devi ce to reading array data. all addresses are latched on the falling edge of we# or ce#, whichever happens later. all data is latched on the rising edge of we# or ce#, whichever happens first. refer to the ac char- acteristics section for timing diagrams. reading array data the device is automatically set to reading array data after device power-up. no commands are required to retrieve data. the device is ready to read array data after completing an em- bedded program or embedded erase algorithm. after the device accepts an erase suspend command, the device enters the erase-suspend- read mode, after which the system can read data from any non-erase-suspended sector. after completing a programming operation in the er ase suspend mode, the system may once again read array data with the same exception. see the erase suspend/erase resume commands section for more information. the system must issue the reset command to return the device to the read (or erase-sus- pend-read) mode if dq5 goes high during an active program or erase operation, or if the device is in the autoselect mode. see the next section, reset command, for more information. see also requirements for reading array data in the device bus operations section for more information. the read-only operations??ac characteristics? section provides the read pa- rameters, and figure 0.11, on page 78 shows the timing diagram. reset command writing the reset command resets the device to the read or erase-suspend-read mode. ad- dress bits are don?t cares for this command. the reset command may be written between the sequence cycles in an erase command se- quence before erasing begins. this resets the device to the read mode. once erasure begins, however, the device ignores reset commands until the operation is complete. the reset command may be written between the sequence cycles in a program command se- quence before programming begins. this resets the device to the read mode. if the program command sequence is written while the device is in the erase suspend mode, writing the reset command returns the device to the eras e-suspend-read mode. once programming be- gins, however, the device ignores reset commands until the operation is complete. the reset command may be written between the sequence cycles in an autoselect command sequence. once in the autoselect mode, the reset command must be written to return to the read mode. if the device entered the autoselect mode while in the erase suspend mode, writ- ing the reset command returns the device to the erase-suspend-read mode. if dq5 goes high during a program or erase op eration, writing the reset command returns the device to the read mode (or erase-suspend-read mode if the device was in erase suspend). note that if dq1 goes high during a write buffer programming operation, the system must write the write-to-buffer-abort reset command sequence to reset the device for the next operation.
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 51 data sheet autoselect command sequence the autoselect command sequence allows the host system to access the manufacturer and device codes, and determine whether or not a sector is protected. table 12 on page 63 and table 14 on page 65 show the address and data requirements. this method is an alternative to that shown in table 5 on page 37 , which is intended for prom programmers and requires v id on address pin a9. the autoselect command sequence may be written to an address that is either in the read or erase-suspend-read mode. the autoselect command may not be writ- ten while the device is actively programming or erasing. the autoselect command sequence is initiated by first writing two unlock cycles. this is fol- lowed by a third write cycle that contains the autoselect command. the device then enters the autoselect mode. the system may read at any address any number of times without ini- tiating another autoselect command sequence: ? a read cycle at address xx00h returns the manufacturer code. ? three read cycles at addresses 01h, 0eh, and 0fh return the device code. ? a read cycle to an address containing a sect or address (sa), and the address 02h on a7? a0 in word mode retu rns 01h if the sector is protected, or 00h if it is unprotected. the system must write the reset command to return to the read mode (or erase-suspend- read mode if the device was previously in erase suspend). enter secured silicon sector/exit secured silicon sector command sequence the secured silicon sector region provides a secured data area containing an 8-word/16-byte random electronic serial number (esn). the system can access the secured silicon sector region by issuing the three-cycle enter secured silicon sector command sequence. the de- vice continues to access the secured silicon sector region until the system issues the four- cycle exit secured silicon sector command se quence. the exit secured silicon sector com- mand sequence returns the device to normal operation. table 12 on page 63 shows the address and data requirements for both command sequences. see also ?secured silicon sec- tor flash memory region? for further information. note that the acc function and unlock bypass modes are not available when the secured silicon sector is enabled. word program command sequence programming is a four-bus-cycle operation. the program command sequence is initiated by writing two unlock write cycles, followed by the program set-up command. the program ad- dress and data are written next, which in turn initiate the embedded program algorithm. the system is not required to provide further controls or timings. the device automatically pro- vides internally generated program pulses and verifies the programmed cell margin. ta b l e 1 2 on page 63 and table 14 on page 65 show the address and data requirements for the word program command sequence. when the embedded program algo rithm is complete, the device then returns to the read mode and addresses are no longer latched. the system can determine the status of the pro- gram operation by using dq7 or dq6. refer to the write operation status section for information on these status bits. any commands written to the device during the embedded program algorithm are ignored. note that the secured silicon sector, autoselect, and cfi functions are unavailable when a program operation is in progress. note that a hardware reset immediately ter- minates the program operation. the program command sequence should be reinitiated once the device has returned to the read mode, to ensure data integrity. programming is allowed in any sequence of address locations and across sector boundaries. programming to the same word address multiple times without intervening erases (incremen-
52 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet tal bit programming) is permitted. word programming is supported for backward compatibility with existing flash driver software and for occasional writing of individual words. use of write buffer programming is strong ly recommended for ge neral programming use when more than a few words are to be prog rammed. the effective word programming time using write buffer programming is much shor ter than the single word programming time. any bit cannot be programmed from 0 back to a 1 . attempting to do so may cause the device to set dq5 = 1, or cause the dq7 and dq 6 status bits to indicate the operation was successful. however, a succeeding read shows that the data is still 0 . only erase operations can convert a 0 to a 1 . unlock bypass command sequence the unlock bypass feature allows the system to program words to the device faster than using the standard program command sequence. the unlock bypass command sequence is initiated by first writing two unlock cycles. this is followed by a third write cycle containing the unlock bypass command, 20h. the device then enters the unlock bypass mode. a two-cycle unlock bypass program command sequence is all that is required to program in this mode. the first cycle in this sequence contains the unlock bypass program command, a0h; the second cycle contains the program address and data. addition al data is programmed in the same manner. this mode dispenses with the initial two unlock cycles required in the standard program com- mand sequence, resulting in faster total programming time. table 12 on page 63 and ta b l e 1 4 on page 65 show the requirements for the command sequence. during the unlock bypass mode, only the unlo ck bypass program and unlock bypass reset commands are valid. to exit the unlock bypass mode, the system must issue the two-cycle unlock bypass reset command sequence. (see table 12 on page 63 and ta b l e 1 4 o n page 65 ). write buffer programming write buffer programming allows the system writ e to a maximum of 16 words/32 bytes in one programming operation. this results in faster effective programming time than the standard programming algorithms. the write buffer prog ramming command sequence is initiated by first writing two unlock cycles. this is followed by a third write cycle containing the write buffer load command written at the sector addr ess in which programming occurs. the fourth cycle writes the sector address and the number of word locations, minus one, to be pro- grammed. for example, if the system programs six unique address locations, then 05h should be written to the device. this tells the device how many write buffer addresses are loaded with data and therefore when to expect the program buffer to flash command. the number of locations to program cannot exceed the size of the write buffer or the operation aborts. the fifth cycle writes the first address location and data to be programmed. the write-buffer- page is selected by address bits a max ?a 4 . all subsequent address/data pairs must fall within the selected-write-buffer-page. the system then writes the remaining address/data pairs into the write buffer. write buffer locati ons may be loaded in any order. the write-buffer-page address must be the same for all address/data pairs loaded into the write buffer. (this means writ e buffer programming cannot be performed across multiple write-buffer pages. this also means that write buffer prog ramming cannot be performed across multiple sectors. if the system attempts to load programming data outside of the se- lected write-buffer page, the operation aborts.) note that if a write buffer address location is loaded multiple times, the address/data pair counter is decremented for every data load oper ation. the host system must therefore ac- count for loading a write-buffer location more than once. the counter decrements for each data load operation, not for each unique write-buffer-address location. note also that if an address location is loaded more than once into the buffer, the final data loaded for that ad- dress is programmed.
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 53 data sheet once the specified number of write buffer locations have been loaded, the system must then write the program buffer to flash command at the sector address. any other address and data combination aborts the write buffer programming operation. the device then begins pro- gramming. data polling should be used while monitoring the last address location loaded into the write buffer. dq7, dq6, dq5, and dq1 shou ld be monitored to determine the device sta- tus during write buffer programming. the write-buffer programming operation can be suspended using the standard program sus- pend/resume commands. upon successful completion of the write buffer programming operation, the device is ready to execute the next command. the write buffer programming sequence ca n be aborted in the following ways: ? load a value that is greater th an the page buffer size during the number of locations to program step. ? write to an address in a sector different than the one specified during the write-buffer- load command. ? write an address/data pair to a different wr ite-buffer-page than the one selected by the starting address during the write buffer data loading stage of the operation. ? write data other than the confirm command af ter the specified number of data load cy- cles. the abort condition is indicated by dq1 = 1, dq7 = data# (for the last address location loaded), dq6 = toggle, and dq5=0. a write-to-buffer-abort reset command sequence must be written to reset the device for the next operation. write buffer programming is allowed in any sequence. note that the secured silicon sector, autoselect, and cfi functions are unavailable when a program operation is in progress. this flash device is capable of handling multiple write buffer programming operations on the same write buffer address range without intervening erases. for applications requiring incremental bit programming, a modified programming method is required, please contact your local spansion representative. any bit in a write buffer address range cannot be pro- grammed from 0 back to a 1 . attempting to do so may cause the device to set dq5 = 1, or cause the dq7 and dq6 status bits to indicate the operation was successful. however, a succeeding read shows that the data is still 0 . only erase operations can convert a 0 to a 1 . accelerated program the device offers accelerated program operations through the wp#/acc pin. when the sys- tem asserts v hh on the wp#/acc pin, the device au tomatically enters the unlock bypass mode. the system may then write the two-cycle unlock bypass program command sequence. the device uses the higher voltage on the wp#/acc pin to accelerate the operation. note that the wp#/ acc pin must not be at v hh for operations other than accelerated programming, or device damage may result. wp# has an internal pullup; when unconnected, wp# is at v ih . figure 0.2, on page 55 illustrates the algorithm for the program operation. refer to the erase and program operations? ac characteristics? on page 77 for parameters, and figure 0.13, on page 81 for timing diagrams.
54 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet figure 0.1. write buffer programming operation write ?write to buffer? command and sector address write number of addresses to program minus 1(wc) and sector address write program buffer to flash sector address write first address/data write to a different sector address fail or abort pass read dq15 - dq0 at last loaded address read dq15 - dq0 with address = last loaded address write next address/data pair wc = wc - 1 wc = 0 ? part of ?write to buffer? command sequence ye s ye s ye s ye s ye s ye s no no no no no no abort write to buffer operation? dq7 = data? dq7 = data? dq5 = 1? dq1 = 1? write to buffer aborted. must write ?write-to-buffer abort reset? command sequence to return to read mode. (note 1) (note 2) (note 3) notes: 1. when sector address is specified, any address in the selected sector is acceptable. however, when loading write-buffer address locations with data, all addresses must fall within the selected write- buffer page. 2. dq7 may change simultaneously with dq5. therefore, dq7 should be verified. 3. if this flowchart location was reached because dq5= 1 , then the device failed. if this flowchart location was reached because dq1= 1 , then the write to buffer operation was aborted. in either case, the proper reset command must be written before the device can begin another operation. if dq1=1, write the write-buffer-programming-abort-reset command. if dq5=1, wr ite the reset command. 4. see table 12 on page 63 and table 14 on page 65 for command sequences required for write buffer programming.
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 55 data sheet figure 0.2. program operation program suspend/program resume command sequence the program suspend command allows the system to interrupt a programming operation or a write to buffer programming operation so that data can be read from any non-suspended sector. when the program suspend command is written during a programming process, the device halts the program operation within 15 s maximum (5 s typical) and updates the sta- tus bits. addresses are not required when writing the program suspend command. after the programming operation is suspended, the system can read array data from any non- suspended sector. the program suspend command may also be issued during a programming operation while an erase is suspended. in this case, data may be read from any addresses not in erase suspend or program suspend. if a read is needed from the secured silicon sector area (one-time program area), then user must use the proper command sequences to enter and exit this region. note that the secured silicon sector autoselect, and cfi functions are unavailable when program operation is in progress. the system may also write the autoselect command sequence when the device is in the pro- gram suspend mode. the system can read as many autoselect codes as required. when the device exits the autoselect mode, the device reverts to the program suspend mode, and is ready for another valid operation. see autoselect command sequence? on page 51 for more information. after the program resume command is written, the device reverts to programming. the sys- tem can determine the status of the program operation using the dq7 or dq6 status bits, just start write program command sequence data poll from system verify data? no yes last address? no yes programming completed increment address embedded program algorithm in progress note: see table 12 on page 63 and table 14 on page 65 for program command sequence.
56 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet as in the standard program operation. see write operation st atus? on page 67 for more information. the system must write the program resume command (address bits are don?t care) to exit the program suspend mode and continue the programming operation. further writes of the resume command are ignored. another program suspend command can be written after the device has resume programming. figure 0.3. program suspend/program resume chip erase command sequence chip erase is a six bus cycle operation. the chip erase command sequence is initiated by writ- ing two unlock cycles, followed by a set-up command. two additional unlock write cycles are then followed by the chip erase command, which in turn invokes the embedded erase algo- rithm. the device does not require the system to preprogram prior to erase. the embedded erase algorithm automatically preprograms and verifies the entire memory for an all zero data pattern prior to electrical erase. the system is not required to provide any controls or timings during these operations. table 12 on page 63 and table 14 on page 65 show the address and data requirements for the chip erase command sequence. when the embedded erase algorithm is complete , the device returns to the read mode and addresses are no longer latched. the system ca n determine the status of the erase operation by using dq7, dq6, or dq2. refer to write operation status? on page 67 for information on these status bits. any commands written during the chip erase op eration are ignored, including erase suspend commands. however, note that a hardware reset immediately terminates the erase opera- program operation or write-to-buffer sequence in progress write program suspend command sequence command is also valid for erase-suspended-program operations autoselect and secsi sector read operations are also allowed data cannot be read from erase- o r program-suspended sectors write program resume command sequence read data as required done reading? no yes write address/data xxxh/30h device reverts to operation prior to program suspend write address/data xxxh/b0h wait 15 s
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 57 data sheet tion. if that occurs, the chip erase command sequence should be reinitiated once the device has returned to reading array data, to ensure data integrity. figure 0.4, on page 58 illustrates the algorithm for the erase operation. note that the se- cured silicon sector, autoselect, and cfi functions are unavaila ble when an erase operation in is progress. refer to the erase and program operations table in the ac char- acteristics section for parameters, and figure 0.15, on page 82 section for timing diagrams. sector erase command sequence sector erase is a six bus cycle operation. the sector erase command sequence is initiated by writing two unlock cycles, followed by a set-up command. two additional unlock cycles are written, and are then followed by the address of the sector to be erased, and the sector erase command. table 12 on page 63 and table 14 on page 65 shows the address and data require- ments for the sector erase command sequence. the device does not require the system to preprogram prior to erase. the embedded erase algorithm automatically programs and verifies th e entire memory for an all zero data pattern prior to electrical erase. the system is not required to provide any controls or timings during these operations. after the command sequence is written, a sector erase time-out of 50 s occurs. during the time-out period, additional sector addresses and sector erase commands may be written. loading the sector erase buffer may be done in any sequence, and the number of sectors may be from one sector to all sectors. the time between these additional cycles must be less than 50 s, otherwise erasure may begin. any sector erase address and command following the exceeded time-out may or may not be accepted . it is recommended that processor interrupts be disabled during this time to ensure all commands are accepted. the interrupts can be re-enabled after the last sector erase command is written. any command other than sec- tor erase or erase suspend during the time-o ut period resets the device to the read mode. note that the secured silicon sector, autoselect, and cfi functions are un- available when an erase op eration in is progress. the system must rewrite the command sequence and any additional addresses and commands. the system can monitor dq3 to determine if th e sector erase timer has timed out (see the section on dq3: sector erase timer.). the time-o ut begins from the rising edge of the final we# pulse in the command sequence. when the embedded erase algorithm is complete , the device returns to reading array data and addresses are no longer latched. the syst em can determine the status of the erase op- eration by reading dq7, dq6, or dq2 in the erasing sector. refer to the write operation status section for information on these status bits. once the sector erase operation has begun, only the erase suspend command is valid. all other commands are ignored. however, note that a hardware reset immediately terminates the erase operation. if that occurs, the sector erase command sequence should be reinitiated once the device has returned to reading array data, to ensure data integrity. figure 0.4, on page 58 illustrates the algorithm for the erase operation. refer to the erase and program operations table in the ac characteristics section for parameters, and figure 0.15, on page 82 for timing diagrams.
58 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet figure 0.4. erase operation erase suspend/erase resume commands the erase suspend command, b0h, allows the system to interrupt a sector erase operation and then read data from, or program data to, any sector not selected for erasure. this com- mand is valid only during the sector erase op eration, including the 50 s time-out period during the sector erase command sequence. th e erase suspend command is ignored if writ- ten during the chip erase operatio n or embedded program algorithm. when the erase suspend command is written during the sector erase operation, the device requires a typical of 5 s ( maximum of 20 s) to suspend the erase operation. however, when the erase suspend command is written during th e sector erase time-out, the device immedi- ately terminates the time-out period and suspends the erase operation. after the erase operation is suspended, the device enters the erase-suspend-read mode. the system can read data from or program data to any sector not selected for erasure. (the de- vice erase suspend s all sectors selected for erasure.) reading at any address within erase- suspended sectors produces status information on dq7?dq0. the system can use dq7, or dq6 and dq2 together, to determine if a sector is actively erasing or is erase-suspended. refer to the write operation status section for information on these status bits. after an erase-suspended program operation is complete, the device returns to the erase- suspend-read mode. the system can determine the status of the program operation using the dq7 or dq6 status bits, just as in the st andard word program operation. refer to write op- eration status? on page 67 for more information. start write erase command sequence (notes 1, 2) data poll to erasing bank from system data = ffh? no yes erasure completed embedded erase algorithm in progress notes: 1. see table 12 on page 63 and table 14 on page 65 for program command
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 59 data sheet in the erase-suspend-read mode, the system can also issue the autoselect command se- quence. refer to the autoselect mode? on page 37 section and autoselect command sequence? on page 51 for details. to resume the sector erase operation, the system must write the erase resume command. the address of the erase-suspended sector is required when writing this command. further writes of the resume command are ignored. another erase suspend command can be written after the chip has resumed erasing. it is important to allow an interval of at least 5 ms be- tween erase resume and erase suspend. lock register command set definitions the lock register command set permits the user to one-time program the secured silicon sector protection bit, persistent protection mode lock bit, and password protection mode lock bit. the lock register bits are all readable after an initial access delay. the lock register command set entry command sequence must be issued prior to any of the following commands listed, to enable proper command execution. note that issuing the lock register command set entry command disables reads and writes for the flash memory . ? lock register program command ? lock register read command the lock register command set exit command must be issued after the execution of the commands to reset the device to read mode. otherwise the device hangs. if this happens, the flash device must be reset. please refer to reset# for more information. it is important to note that the device is in either persistent protection mode or password protection mode depending on the mode selected prior to the device hang. for either the secured silicon sector to be locked, or the device to be permanently set to the persistent protection mode or the password protection mode, the associated lock register bits must be programmed. note that only th e persistent protection mode lock bit or the password protection mode lock bit can be programmed. the lock register program operation aborts if there is an attempt to program both the persistent protection mode and the password protec- tion mode lock bits. the lock register command set exit command must be initiated to re-enable reads and writes to the main memory. password protection co mmand set definitions the password protection command set permits the user to program the 64-bit password, ver- ify the programming of the 64-bit password, and then later unlock the device by issuing the valid 64-bit password. the password protection command set entry command sequence must be issued prior to any of the commands listed following to enable proper command execution. note that issuing the password protection command set entry command disabled reads and writes the main memory. ? password program command ? password read command ? password unlock command the password program command permits programming the password that is used as part of the hardware protection scheme. the actual passw ord is 64-bits long. there is no special ad- dressing order required for programming the password. the password is programmed in 8-bit or 16-bit portions. each portio n requires a password program command.
60 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet once the password is written and verified, the password protection mode lock bit in the lock register must be programmed in order to prevent verification. the password program com- mand is only capable of programming 0 s. programming a 1 after a cell is programmed as a 0 results in a time-out by the embedded program algorithm tm with the cell remaining as a 0 . the password is all f?s when shipped from the factory. all 64-bit password combinations are valid as a password. the password read command is us ed to verify the password. th e password is verifiable only when the password protection mode lock bit in the lock register is not programmed. if the password protection mode lock bit in the lock register is programmed and the user attempts to read the password, the device always drives all f?s onto the dq databus. the lower two address bits (a1?a0) for word mo de and (a1?a-1) for by byte mode are valid during the password read, password program, and password unlock commands. writing a 1 to any other address bits (a max -a2) aborts the passwor d read and password pro- gram commands. the password unlock command is used to clear the ppb lock bit to the unfreeze state so that the ppb bits can be modified. the exact password must be entered in order for the unlocking function to occur. this 64-bit password unlock command sequence takes at least 2 s to pro- cess each time to prevent a hacker from running through the all 64-bit combinations in an attempt to correctly match the password. if another password unlock is issued before the 64- bit password check execution window is comple ted, the command is ignored. if the wrong address or data is given during password unlock command cycle, the device may enter the write-to-buffer abort state. in order to exit th e write-to-abort state, the write-to-buffer-abort- reset command must be given. otherwise the device hangs. the password unlock function is accomplished by writing password unlock command and data to the device to perform the clearing of the ppb lock bit to the unfreeze state . the password is 64 bits long. a1 and a0 are used for matching in word mode and a1, a0, a-1 in byte mode. writing the password unlock command does not need to be address order specific. an exam- ple sequence is starting with the lower address a1-a0=00, followed by a1-a0=01, a1-a0=10, and a1-a0=11 if the device is configured to operate in word mode. approximately 2 s is required for unlocking the device after the valid 64-bit password is given to the device. it is the responsibility of the microprocessor to keep track of the entering the portions of the 64-bit password with the password unlock command, the order, and when to read the ppb lock bit to confirm successful password unlock. in order to re-lock the device into the password protection mode, the ppb lock bit set command can be re-issued. note: the password protection command set exit command must be issued after the execution of the commands listed previously to reset the device to read mode. otherwise the device hangs. note: issuing the password protection command set exit co mmand re-enables reads and writes for the main memory. non-volatile sector protecti on command set definitions the non-volatile sector protection command set permits the user to program the persistent protection bits (ppb bits), erase all of the per sistent protection bits (ppb bits), and read the logic state of the persistent protection bits (ppb bits). the non-volatile sector prot ection command set entry command sequence must be is- sued prior to any of the commands listed following to enable proper command execution. note that issuing the non-volatile sector protection command set entry command dis- ables reads and writes for the main memory . ? ppb program command
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 61 data sheet the ppb program command is used to program, or set, a given ppb bit. each ppb bit is indi- vidually programmed (but is bulk erased with th e other ppb bits). the specific sector address (a24-a16 for s29gl512n, a23-a16 for s29gl256n, a22-a16 for s29gl128n) is written at the same time as the program command. if the ppb lock bit is set to the freeze state , the ppb program command does not execute and the command times-out without programming the ppb bit. ? all ppb erase command the all ppb erase command is used to erase all ppb bits in bulk. there is no means for indi- vidually erasing a specific ppb bit. unlike the ppb program, no specific sector address is required. however, when the all ppb erase command is issued, all sector ppb bits are erased in parallel. if the ppb lock bit is set to freeze state , the all ppb erase command does not execute and the command times-out without erasing the ppb bits. the device preprograms all ppb bits prior to erasing when issuing the all ppb erase command. also note that the total number of ppb program/erase cycles has the same endurance as the flash memory array. ? ppb status read command the programming state of the ppb for a given sect or can be verified by writing a ppb status read command to the device. this requires an initial access time latency. the non-volatile sector prot ection command set exit command must be issued after the execution of the commands listed previously to reset the device to read mode. note that issuing the non-volatile sector protection command set exit command re- enables reads and writes for the main memory . global volatile sect or protection freeze command set the global volatile sector protection freeze command set permits the user to set the ppb lock bit and reading the logic state of the ppb lock bit. the global volatile sect or protection freeze command set entry command sequence must be issued prior to any of the commands listed following to enable proper command execution. reads and writes from the ma in memory are not allowed. ? ppb lock bit set command the ppb lock bit set command is used to set the ppb lock bit to the freeze state if it is cleared either at reset or if the password unlock command was successfully executed. there is no ppb lock bit clear command. once the ppb lock bit is set to the freeze state , it cannot be cleared unless the device is taken through a power-on cl ear (for persistent protection mode) or the password unlock command is executed (for pass word protection mode). if the password pro- tection mode lock bit is programmed, the ppb lock bit status is reflected as set to the freeze state , even after a power-on reset cycle. ? ppb lock bit status read command the programming state of the ppb lock bit can be verified by executing a ppb lock bit status read command to the device. the global volatile sector protection freeze command set exit command must be is- sued after the execution of the commands listed previously to reset the device to read mode. volatile sector prot ection command set the volatile sector protection command set permits the user to set the dynamic protection bit (dyb) to the protected state , clear the dynamic protection bit (dyb) to the unprotected state , and read the logic state of the dynamic protection bit (dyb).
62 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet the volatile sector protection command set entry command sequence must be issued prior to any of the commands listed following to enable proper command execution. note that issuing the volatile sector protec tion command set entry command disables reads and writes from main memory . ? dyb set command ? dyb clear command the dyb set and dyb clear commands are used to protect or unprotect a given sector. the high order address bits are issued at the same time as the code 00h or 01h on dq7-dq0. all other dq data bus pins are ignored during the data write cycle. the dyb bits are modifiable at any time, regardless of the state of the ppb bit or ppb lock bit. the dyb bits are cleared to the unprotected state at power-up or hardware reset. ? dyb status read command the programming state of the dyb bit for a given sector can be verified by writing a dyb sta- tus read command to the device. this requires an initial access delay. the volatile sector protec tion command set exit command must be issued after the ex- ecution of the commands listed previously to reset the device to read mode. note that issuing the volatile sector protection co mmand set exit command re-en- ables reads and writes to the main memory . secured silicon sector entry command the secured silicon sector entry command allows the following commands to be executed ? read from secured silicon sector ? program to secured silicon sector once the secured silicon sector entry command is issued, the secured silicon sector exit command has to be issued to exit secured silicon sector mode. secured silicon sector exit command the secured silicon sector exit command may be issued to exit the secured silicon sector mode.
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 63 data sheet command definitions ta b l e 1 2 . memory array commands (x16) command sequence (notes) cycles bus cycles (notes 1?5) first second third fourth fifth sixth addr data addr data addr data addr data addr data addr data asynchronous read (6) 1 ra rd reset (7) 1 xxx f0 auto- select manufacturer id 4 555 aa 2aa 55 555 90 x00 01 device id (8) 6 555 aa 2aa 55 555 90 x01 227e x0e data x0f data sector protect verify (9) 4 555 aa 2aa 55 555 90 [sa]x02 data secure device verify (10) 4 555 aa 2aa 55 555 90 x03 data cfi query (11) 1 55 98 program 4 555 aa 2aa 55 555 a0 pa pd write to buffer (12) 6 555 aa 2aa 55 pa 25 sa wc pa pd wbl pd program buffer to flash 1 sa 29 write to buffer abort reset (13) 3 555 aa 2aa 55 555 f0 unlock bypass mode entry 3 555 aa 2aa 55 555 20 program (14) 2 xxx a0 pa pd sector erase (14) 2 xxx 80 sa 30 chip erase (14) 2 xxx 80 sa 10 reset 2 xxx 90 xxx 00 chip erase 6 555 aa 2aa 55 555 80 555 aa 2aa 55 555 10 sector erase 6 555 aa 2aa 55 555 80 555 aa 2aa 55 sa 30 erase/program suspend (15) 1 xxx b0 erase/program resume (16) 1 xxx 30 secured silicon sector entry 3 555 aa 2aa 55 555 88 program (17) 4 555 aa 2aa 55 555 a0 pa pd read (17) 1 00 data exit (17) 4 555 aa 2aa 55 555 90 xxx 00 legend: x = don?t care. ra = read address. rd = read data. pa = program address. addresses latch on the falling edge of we# or ce# pulse, whichever occurs later. pd = program data. data latches on the rising edge of we# or ce# pulse, whichever occurs first. sa = sector address. any address th at falls within a specified sector. see tables 2?4 for sector address ranges. wbl = write buffer location. address must be within the same write buffer page as pa. wc = word count. number of write buffer locations to load minus 1. notes: 1. see table 1 on page 13 for description of bus operations. 2. all values are in hexadecimal. 3. shaded cells indicate read cycles. 4. address and data bits not specifie d in table, legend, or notes are don?t cares (each hex digit implies 4 bits of data). 5. writing incorrect address and data values or writing them in the improper sequence may place the device in an unknown state. the system must write the reset command to return reading array data. 6. no unlock or command cycles required when ba nk is reading array data. 7. reset command is required to re turn to reading array data in certain cases. see reset command section for details. 8. data in cycles 5 and 6 are listed in table 5 on page 37. 9. the data is 00h for an unprotected sector and 01h for a protected sector. ppb status read provides the same data but in inverted form. 10. if dq7 = 1, region is factory serialized and protected. if dq7 = 0, region is unserialized and unprotected when shipped from factory. see secured silicon sector flash memory region on page 43 for more information. 11. command is valid when device is ready to read array data or when device is in autoselect mode. 12. total number of cycles in the command sequence is determined by the number of words written to the write buffer. 13. command sequence resets device for next command after write- to-buffer operation. 14. requires entry command sequence prior to execution. unlock bypass reset command is required to return to reading array data. 15. system may read and program in non-erasing sectors, or enter the autoselect mode, when in the erase suspend mode. the erase suspend command is valid only during a sector erase operation. 16. erase resume command is valid only during the erase suspend mode. 17. requires entry command sequence prior to execution. secured silicon sector exit reset command is required to exit this mode; device may otherwise be placed in an unknown state.
64 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet table 13. sector protection commands (x16) command sequence (notes) cycles bus cycles (notes 1?4) first second third fourth fifth sixth seventh addr data addr data addr data addr data addr data addr data addr data lock register bits command set entry (5) 3 555 aa 2aa 55 555 40 program (6) 2 xx a0 xxx data read (6) 1 00 data command set exit (7) 2 xx 90 xx 00 password protection command set entry (5) 3 555 aa 2aa 55 555 60 program (8) 2 xx a0 pwax pwdx read (9) 4 xxx pwd0 01 pwd1 02 pwd2 03 pwd3 unlock (10) 7 00 25 00 03 00 pwd0 01 pwd1 02 pwd2 03 pwd3 00 29 command set exit (7) 2 xx 90 xx 00 non-volatile sector protection (ppb) command set entry (5) 3 555 aa 2aa 55 555 c0 ppb program (11) 2 xx a0 sa 00 all ppb erase (11, 12) 2 xx 80 00 30 ppb status read 1 sa rd(0) command set exit (7) 2 xx 90 xx 00 global volatile sector protection freeze (ppb lock) command set entry (5) 3 555 aa 2aa 55 555 50 ppb lock bit set 2 xx a0 xx 00 ppb lock bit status read 1 xxx rd(0) command set exit (7) 2 xx 90 xx 00 volatile sector protection (dyb) command set entry (5) 3 555 aa 2aa 55 555 e0 dyb set 2 xx a0 sa 00 dyb clear 2 xx a0 sa 01 dyb status read 1 sa rd(0) command set exit (7) 2 xx 90 xx 00 l egen d : x = don?t care. ra = address of the memory location to be read. sa = sector address. any address th at falls within a specified sector. see tables 2?4 for sector address ranges. pwa = password address. address bits a1 and a0 are used to select each 16-bit portion of the 64-bit entity. pwd = password data. rd(0) = dq0 protection indicator bi t. if protected, dq0 = 0. if unprotected, dq0 = 1. notes: 1. all values are in hexadecimal. 2. shaded cells indicate read cycles. 3. address and data bits not specifie d in table, legend, or notes are don?t cares (each hex digit implies 4 bits of data). 4. writing incorrect address and data values or writing them in the improper sequence may place the device in an unknown state. the system must write the reset command to return the device to reading array data. 5. entry commands are required to enter a specific mode to enable instructions only available within that mode. 6. no unlock or command cycles required when bank is reading array data. 7. exit command must be issued to reset the device into read mode; device may otherwise be placed in an unknown state. 8. entire two bus-cycle sequence must be entered for each portion of the password. 9. full address range is required for reading password. 10. password may be unlocked or read in any order. unlocking requires the full password (all seven cycles). 11. acc must be at v ih when setting ppb or dyb. 12. ?all ppb erase? command pre-programs all ppbs before erasure to prevent over-erasure.
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 65 data sheet table 14. memory array commands (x8) command sequence (notes) cycles bus cycles (notes 1?5) first second third fourth fifth sixth addr data addr data addr data addr data addr data addr data asynchronous read (6) 1 ra rd reset (7) 1 xxx f0 auto- select manufacturer id 4 aaa aa 555 55 aaa 90 x00 01 device id (8) 6 aaa aa 555 55 aaa 90 x02 xx7e x1c data x1e data sector protect verify (9) 4 aaa aa 555 55 aaa 90 [sa]x04 data secure device verify (10) 4 aaa aa 555 55 aaa 90 x06 data cfi query (11) 1 aa 98 program 4 aaa aa 555 55 aaa a0 pa pd write to buffer (12) 6 aaa aa 555 55 pa 25 sa wc pa pd wbl pd program buffer to flash 1 sa 29 write to buffer abort reset (13) 3 aaa aa pa 55 555 f0 unlock bypass mode entry 3 aaa aa 555 55 aaa 20 program (14) 2 xxx a0 pa pd sector erase (14) 2 xxx 80 sa 30 chip erase (14) 2 xxx 80 sa 10 reset 2 xxx 90 xxx 00 chip erase 6 aaa aa 555 55 aaa 80 aaa aa 555 55 aaa 10 sector erase 6 aaa aa 555 55 aaa 80 aaa aa 555 55 sa 30 erase/program suspend (15) 1 xxx b0 erase/program resume (16) 1 xxx 30 secured silicon sector entry 3 aaa aa 555 55 aaa 88 program (17) 4 aaa aa 555 55 aaa a0 pa pd read (17) 1 00 data exit (17) 4 aaa aa 555 55 aaa 90 xxx 00 legend: x = don?t care. ra = read address. rd = read data. pa = program address. addresses latch on the falling edge of we# or ce# pulse, whichever occurs later. pd = program data. data latches on the rising edge of we# or ce# pulse, whichever occurs first. sa = sector address. any address th at falls within a specified sector. see tables 2?4 for sector address ranges. wbl = write buffer location. address must be within the same write buffer page as pa. wc = word count. number of write buffer locations to load minus 1. notes: 1. see table 1 on page 13 for description of bus operations. 2. all values are in hexadecimal. 3. shaded cells indicate read cycles. 4. address and data bits not specifie d in table, legend, or notes are don?t cares (each hex digit implies 4 bits of data). 5. writing incorrect address and data values or writing them in the improper sequence may place the device in an unknown state. the system must write the reset command to return reading array data. 6. no unlock or command cycles required when ba nk is reading array data. 7. reset command is required to re turn to reading array data in certain cases. see reset command section for details. 8. data in cycles 5 and 6 are listed in table 5 on page 37. 9. the data is 00h for an unprotected sector and 01h for a protected sector. ppb status read provides the same data but in inverted form. 10. if dq7 = 1, region is factory serialized and protected. if dq7 = 0, region is unserialized and unprotected when shipped from factory. see secured silicon sector flash memory region on page 43 for more information. 11. command is valid when device is ready to read array data or when device is in autoselect mode. 12. total number of cycles in the command sequence is determined by the number of words written to the write buffer. 13. command sequence resets device for next command after write- to-buffer operation. 14. requires entry command sequence prior to execution. unlock bypass reset command is required to return to reading array data. 15. system may read and program in non-erasing sectors, or enter the autoselect mode, when in the erase suspend mode. the erase suspend command is valid only during a sector erase operation. 16. erase resume command is valid only during the erase suspend mode. 17. requires entry command sequence prior to execution. secured silicon sector exit reset command is required to exit this mode; device may otherwise be placed in an unknown state.
66 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet table 15. sector protection commands (x8) command sequence (notes) cycles bus cycles (notes 1?4) 1st/8th 2nd/9th 3rd/10th 4th/11th 5th 6th 7th addr data addr data addr data addr data addr data addr data addr data lock register bits command set entry (5) 3 aaa aa 555 55 aaa 40 program (6) 2 xxx a0 xxx data read (6) 1 00 data command set exit (7) 2 xxx 90 xxx 00 password protection command set entry (5) 3 aaa aa 555 55 aaa 60 program (8) 2 xxx a0 pwax pwdx read (9) 8 00 pwd0 01 pwd1 02 pwd2 03 pwd3 04 pwd4 05 pwd5 06 pwd6 07 pwd7 unlock (10) 11 00 25 00 03 00 pwd0 01 pwd1 02 pwd2 03 pwd3 04 pwd4 05 pwd5 06 pwd6 07 pwd7 00 29 command set exit (7) 2 xx 90 xx 00 non-volatile sector protection (ppb) command set entry (5) 3 aaa aa 555 55 aaa c0 ppb program (11) 2 xxx a0 sa 00 all ppb erase (11, 12) 2 xxx 80 00 30 ppb status read 1 sa rd(0) command set exit (7) 2 xxx 90 xxx 00 global volatile sector protection freeze (ppb lock) command set entry (5) 3 aaa aa 555 55 aaa 50 ppb lock bit set 2 xxx a0 xxx 00 ppb lock bit status read 1 xxx rd(0) command set exit (7) 2 xxx 90 xx 00 volatile sector protection (dyb) command set entry (5) 3 aaa aa 555 55 aaa e0 dyb set 2 xxx a0 sa 00 dyb clear 2 xxx a0 sa 01 dyb status read 1 sa rd(0) command set exit (7) 2 xxx 90 xxx 00 l egen d : x = don?t care. ra = address of the memory location to be read. sa = sector address. any address th at falls within a specified sector. see tables 2?4 for sector address ranges. pwa = password address. address bits a1 and a0 are used to select each 16-bit portion of the 64-bit entity. pwd = password data. rd(0) = dq0 protection indicator bi t. if protected, dq0 = 0. if unprotected, dq0 = 1. notes: 1. all values are in hexadecimal. 2. shaded cells indicate read cycles. 3. address and data bits not specifie d in table, legend, or notes are don?t cares (each hex digit implies 4 bits of data). 4. writing incorrect address and data values or writing them in the improper sequence may place the device in an unknown state. the system must write the reset command to return the device to reading array data. 5. entry commands are required to enter a specific mode to enable instructions only available within that mode. 6. no unlock or command cycles required when bank is reading array data. 7. exit command must be issued to reset the device into read mode; device may otherwise be placed in an unknown state. 8. entire two bus-cycle sequence must be entered for each portion of the password. 9. full address range is required for reading password. 10. password may be unlocked or read in any order. unlocking requires the full password (all seven cycles). 11. acc must be at v ih when setting ppb or dyb. 12. ?all ppb erase? command pre-programs all ppbs before erasure to prevent over-erasure.
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 67 data sheet write operation status the device provides several bits to determine the status of a program or erase operation: dq2, dq3, dq5, dq6, and dq7. table 16 on page 72 and the following subsections describe the function of these bits. dq7 and dq6 each offer a method for determining whether a pro- gram or erase operation is complete or in progress. the device also provides a hardware- based output signal, ry/by#, to determine wh ether an embedded program or erase opera- tion is in progress or is completed. dq7: data# polling the data# polling bit, dq7, indicates to the host system whether an embedded program or erase algorithm is in progress or completed, or whether the device is in erase suspend. data# polling is valid after the rising edge of the final we# pulse in the command sequence. during the embedded program algorithm, the de vice outputs on dq7 the complement of the datum programmed to dq7. this dq7 status also applies to programming during erase sus- pend. when the embedded program algorithm is complete, the device outputs the datum programmed to dq7. the system must provide the program address to read valid status in- formation on dq7. if a program address falls within a protected sector, data# polling on dq7 is active for approximately 1 s, then the device returns to the read mode. during the embedded erase algori thm, data# polling produces a 0 on dq7. when the em- bedded erase algorithm is complete, or if th e device enters the erase suspend mode, data# polling produces a 1 on dq7. the system must provide an address within any of the sectors selected for erasure to read va lid status information on dq7. after an erase command sequence is written, if all sectors selected for erasing are protected, data# polling on dq7 is active for approximatel y 100 s, then the device returns to the read mode. if not all selected sectors are protected, the embedded erase algorithm erases the un- protected sectors, and ignores the selected sector s that are protected. however, if the system reads dq7 at an address within a protec ted sector, the status may not be valid. just prior to the completion of an embedded program or erase operation, dq7 may change asynchronously with dq0?dq6 while output enable (oe#) is asserted low. that is, the device may change from providing status information to valid data on dq7. depending on when the system samples the dq7 output, it may read the status or valid data. even if the device has completed the program or erase operation and dq7 has valid data, the data outputs on dq0? dq6 may be still invalid. valid data on dq0?dq7 appears on successive read cycles. table 16 on page 72 shows the outputs for data# polling on dq7. figure 0.5, on page 68 shows the data# polling algorithm. figure 0.13, on page 81 shows the data# polling timing diagram.
68 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet figure 0.5. data# polling algorithm ry/by#: ready/busy# the ry/by# is a dedicated, open-drain output pin which indicates whether an embedded al- gorithm is in progress or complete. the ry/by# status is valid after the rising edge of the final we# pulse in the command sequence. since ry/by# is an open-drain output, several ry/by# pins can be tied together in parallel with a pull-up resistor to v cc . if the output is low (busy), the device is actively erasing or programming. (this includes pro- gramming in the erase suspend mode.) if the outp ut is high (ready), the device is in the read mode, the standby mode, or in the erase-suspend-read mode. table 16 on page 72 shows the outputs for ry/by#. dq7 = data? yes no no dq5 = 1 no yes yes fail pass read dq15?dq0 addr = va read dq15?dq0 addr = va dq7 = data? start notes: 1. va = valid address for prog ramming. during a sector erase operation, a valid addr ess is any sector address within the sector being erased. during chip erase, a valid address is any non- protected sector address. 2. dq7 should be rechecked even if dq5 = 1 because dq7 may change simultaneously with dq5.
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 69 data sheet dq6: toggle bit i toggle bit i on dq6 indicates whether an embedded program or erase algorithm is in progress or complete, or whether the device has entered the erase suspend mode. toggle bit i may be read at any address, and is valid after the rising edge of the final we# pulse in the com- mand sequence (prior to the program or erase operation), and during the sector erase time- out. during an embedded program or erase algorithm op eration, successive read cycles to any ad- dress cause dq6 to toggle. the system may use ei ther oe# or ce# to control the read cycles. when the operation is complete, dq6 stops toggling. after an erase command sequence is written, if all sectors selected for erasing are protected, dq6 toggles for approximately 100 s, then returns to reading array data. if not all selected sectors are protected, the embedded erase algorithm erases the unprotected sectors, and ig- nores the selected sectors that are protected. the system can use dq6 and dq2 together to determine whether a sector is actively erasing or is erase-suspended. when the device is actively erasing (that is, the embedded erase al- gorithm is in progress), dq6 toggles. when th e device enters the erase suspend mode, dq6 stops toggling. however, the system must also use dq2 to determine which sectors are eras- ing or erase-suspended. alternatively, the system can use dq7 (see the subsection on dq7: data# polling). if a program address falls within a protected se ctor, dq6 toggles for approximately 1 s after the program command sequence is written, then returns to reading array data. dq6 also toggles during the erase-suspend-pr ogram mode, and stops toggling once the em- bedded program algorithm is complete. table 16 on page 72 shows the outputs for toggle bit i on dq6. figure 0.6, on page 70 shows the toggle bit algorithm. figure 0.3, on page 84 shows the toggle bit timing diagrams. figure 0.16, on page 84 shows the differences between dq2 and dq6 in graphical form. see also the subsection on dq2: toggle bit ii.
70 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet figure 0.6. to g g l e b i t a l g o r i t h m dq2: toggle bit ii the toggle bit ii on dq2, when used with dq6, indicates whether a particular sector is ac- tively erasing (that is, the embedded erase algorithm is in progress), or whether that sector is erase-suspended. toggle bit ii is valid after the rising edge of the final we# pulse in the command sequence. dq2 toggles when the system reads at addresses within those sectors that have been se- lected for erasure. (the system may use either oe# or ce# to control the start no yes yes dq5 = 1? no yes toggle bit = toggle? no program/erase operation not complete, write reset command program/erase operation complete read dq7?dq0 toggle bit = toggle? read dq7?dq0 twice read dq7?dq0 note: the system should recheck the toggle bit even if dq5 = 1 because the toggle bit may stop toggling as dq5 changes to 1 . see the subsections on dq6 and dq2 for more information.
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 71 data sheet read cycles.) but dq2 cannot distinguish whether the sector is actively erasing or is erase- suspended. dq6, by comparison, indicates whethe r the device is actively erasing, or is in erase suspend, but cannot distinguish which sectors are selected for erasure. thus, both sta- tus bits are required for sector and mode information. refer to table 16 on page 72 to compare outputs for dq2 and dq6. figure 0.6, on page 70 shows the toggle bit algorithm in flowchart form, and the section dq2: toggle bit ii explains the algorithm. see also the ry/by#: ready/busy# subsection. figure 0.3, on page 84 shows the toggle bit timing diagram. figure 0.16, on page 84 shows the dif- ferences between dq2 and dq6 in graphical form. reading toggle bits dq6/dq2 refer to figure 0.6, on page 70 and figure 0.16, on page 84 for the following discussion. whenever the system initially begins reading toggle bit status, it must read dq7?dq0 at least twice in a row to determine whether a toggle bi t is toggling. typically, the system would note and store the value of the toggle bit after the first read. after the second read, the system would compare the new value of the toggle bit with the first. if the toggle bit is not toggling, the device has completed the program or erase operation. the system can read array data on dq7?dq0 on the following read cycle. however, if after the initial two read cycles, the system determines that the toggle bit is still toggling, the system also should note whether the value of dq5 is high (see the section on dq5). if it is, the system should then determin e again whether the toggle bit is toggling, since the toggle bit may have stopped toggling just as dq5 went high. if the toggle bit is no longer toggling, the device has successfully completed the program or erase operation. if it is still toggling, the device did not completed the operation successfully, and the system must write the reset command to return to reading array data. the remaining scenario is that the system initially determines that the toggle bit is toggling and dq5 has not gone high. the system may continue to monitor the toggle bit and dq5 through successive read cycles, determining th e status as described in the previous para- graph. alternatively, it may choose to perform other system tasks. in this case, the system must start at the beginning of the algorithm when it returns to determine the status of the operation (top of figure 0.6, on page 70 ). dq5: exceeded timing limits dq5 indicates whether the program, erase, or write-to-buffer time has exceeded a specified internal pulse count limit. under these conditions dq5 produces a 1 , indicating that the pro- gram or erase cycle was not successfully completed. the device may output a 1 on dq5 if the system tries to program a 1 to a location that was previously programmed to 0 . only an erase operation can change a 0 back to a 1 . under this condition, the device halts the operation, and when the timing limit is exceeded, dq5 pro- duces a 1 . in all these cases, the system must write the reset command to return the device to the read- ing the array (or to erase-suspend-read if the device was previously in the erase-suspend- program mode). dq3: sector erase timer after writing a sector erase command sequence, the system may read dq3 to determine whether or not erasure has begun. (the sector erase timer does not apply to the chip erase command.) if additional sectors are selected for erasure, the entire time-out also applies after each additional sector erase command. when the time-out period is complete, dq3 switches from a 0 to a 1 . if the time between additional sector erase commands from the system can
72 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet be assumed to be less than 50 s, the system need not monitor dq3. see also sector erase command sequence? on page 57 . after the sector erase command is written, the system should read the status of dq7 (data# polling) or dq6 (toggle bit i) to ensure that the device has accepted the command sequence, and then read dq3. if dq3 is 1 , the embedded erase algorithm has begun; all further com- mands (except erase suspend) are ignored until the erase operation is complete. if dq3 is 0 , the device accepts additional sector erase commands. to ensure the command is accepted, the system software should check the status of dq3 prior to and following each subsequent sector erase command. if dq3 is high on the second status check, the last command might not have been accepted. table 16 on page 72 shows the status of dq3 relative to the other status bits. dq1: write-to-buffer abort dq1 indicates whether a write-to-buffer operation was aborted. under these conditions dq1 produces a 1 . the system must issue the write-to-buffer-abort-reset command sequence to return the device to reading array data. see write buffer? on page 14 for more details. ta b l e 1 6 . write operation status notes: 1. dq5 switches to 1 when an embedded program, embedded erase, or write-to- buffer operation has exceeded the maximu m timing limits. refer to the section on dq5 for more information. 2. dq7 and dq2 require a valid address when reading status information. refer to the appropriate subsection for further details. 3. the data# polling algorithm should be used to monitor the last loaded write- buffer address location. 4. dq1 switches to 1 when the device has aborted the write-to-buffer operation status dq7 (note 2) dq6 dq5 (note 1) dq3 dq2 (note 2) dq1 ry /by # standard mode embedded program algorithm dq7# toggle 0 n/a no toggle 0 0 embedded erase algorithm 0 toggle 0 1 toggle n/a 0 program suspend mode program- suspend read program-suspended sector invalid (not allowed) 1 non-program suspended sector data 1 erase suspend mode erase- suspend read erase-suspended sector 1 no toggle 0 n/a toggle n/a 1 non-erase suspended sector data 1 erase-suspend-program (embedded program) dq7# toggle 0 n/a n/a n/a 0 write-to- buffer busy (note 3) dq7# toggle 0 n/a n/a 0 0 abort (note 4) dq7# toggle 0 n/a n/a 1 0
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 73 data sheet absolute maximum ratings storage temperature, plastic packages . . . . . . . . . . . . . . . . ?65c to +150c ambient temperature with power applied . . . . . . . . . . . . . . ?65c to +125c voltage with respect to ground: v cc (note 1). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .?0.5 v to +4.0 v v io . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .?0.5 v to +4.0 v a9, oe#, and acc (note 2) . . . . . . . . . . . . . . . . . . . ?0.5 v to +12.5 v all other pins (note 1) . . . . . . . . . . . . . . . . . . . . . ?0.5 v to v cc + 0.5v output short circuit current (note 3) . . . . . . . . . . . . . . . . . . . 200 ma notes: 1. minimum dc voltage on input or i/os is ?0.5 v. during voltage transitions, inputs or i/os may overshoot v ss to ?2.0 v for periods of up to 20 ns. see figure 0.7, on page 73 . maximum dc voltage on input or i/os is v cc + 0.5 v. during voltage transitions, input or i/o pins may overshoot to v cc + 2.0 v for periods up to 20 ns. see figure 0.8, on page 73 . 2. minimum dc input voltage on pins a9, oe#, and acc is ?0.5 v. during voltage transitions, a9, oe#, and acc may overshoot v ss to ?2.0 v for periods of up to 20 ns. see figure 0.7, on page 73 . maximum dc input voltage on pin a9, oe#, and acc is +12.5 v which may overshoot to +14.0v for periods up to 20 ns. 3. no more than one output may be shorted to ground at a time. duration of the short circuit should not be greater than one second. 4. stresses above those listed under absolute maximum ratings may cause permanent damage to th e device. this is a stress rati ng only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this data sheet is not implied. exposure of the device to absolute maximum rating conditions fo r extended periods may affect device reliability. operating ranges industrial (i) devices ambient temperature (t a ) . . . . . . . . . . . . . . . . . . . . . . . . . ?40c to +85c supply voltages v cc . . . . . . . . . . . . . . . . . . . . . . . . . +2.7 v to +3.6 v or +3.0 v to 3.6 v v io (note 2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . +1.65 v to 1.95 v or v cc notes: 1. operating ranges define those limits betw een which the functionality of the device is guaranteed. 2. see product selector guide? on page 6 . figure 0.7. maximum negative overshoot waveform figure 0.8. maximum positive overshoot waveform 20 ns 20 ns +0.8 v ?0.5 v 20 ns ?2.0 v 20 ns 20 ns v cc +2.0 v v cc +0.5 v 20 ns 2.0 v
74 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet dc characteristics cmos compatible notes: 1. the i cc current listed is typically less than 2 ma/mhz, with oe# at v ih . 2. i cc active while embedded erase or embedded prog ram or write buffer programming is in progress. 3. not 100% tested. 4. automatic sleep mode enables the lower power mode when ad dresses remain stable tor t acc + 30 ns. 5. v io = 1.65?1.95 v or 2.7?3.6 v 6. v cc = 3 v and v io = 3v or 1.8v. when v io is at 1.8v, i/o pins cannot operate at 3v. parameter symbol parameter description (notes) test conditions min ty p max unit i li input load current (1) v in = v ss to v cc , v cc = v cc max wp/acc: 2.0 a others: 1.0 i lit a9 input load current v cc = v cc max ; a9 = 12.5 v 35 a i lo output leakage current v out = v ss to v cc , v cc = v cc max 1.0 a i cc1 v cc active read current (1) ce# = v il ; oe# = v ih , v cc = v ccmax ; f = 1 mhz, byte mode 620 ma ce# = v il ; oe# = v ih , v cc = v ccmax ; f = 5 mhz, word mode 30 50 ce# = v il ; oe# = v ih , v cc = v ccmax ; f = 10 mhz 60 90 i cc2 v cc intra-page read current (1) ce# = v il ; oe# = v ih, v cc = v ccmax ; f = 10 mhz 110 ma ce# = v il , oe# = v ih , v cc = v ccmax ; f=33 mhz 520 i cc3 v cc active erase/program current (2, 3) ce# = v il, oe# = v ih, v cc = v ccmax 50 90 ma i cc4 v cc standby current v cc = v ccmax ; v io = v cc ; oe# = v ih ; v il = v ss + 0.3 v / ?0.1 v; ce#, reset# = v cc 0.3 v 15a i cc5 v cc reset current v cc = v ccmax ; v io = v cc ; v il = v ss + 0.3 v / ?0.1 v; reset# = v ss 0.3 v 15a i cc6 automatic sleep mode (4) v cc = v ccmax ; v io = v cc ; v ih = v cc 0.3 v; v il = v ss + 0.3 v / ?0.1 v; wp#/a cc = v ih 15a i acc acc accelerated program current ce# = v il, oe# = v ih, v cc = v ccmax, wp#/acc = v ih wp#/acc pin 10 20 ma v cc pin 50 90 v il input low voltage (5) ?0.1 0.3 x v io v v ih input high voltage (5) 0.7 x v io v io + 0.3 v v hh voltage for acc erase/program acceleration v cc = 2.7?3.6 v 11.5 12.5 v v id voltage for autoselect and temporary sector unprotect v cc = 2.7?3.6 v 11.5 12.5 v v ol output low voltage (5) i ol = 100 a 0.15 x v io v v oh output high voltage (5) i oh = -100 a 0.85 x v io v v lko low v cc lock-out voltage (3) 2.3 2.5 v
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 75 data sheet test conditions 7. if v io < v cc , the reference level is 0.5 v io . 8. diodes are in3064 or equivalent table 17. test specifications 2.7 k c l 6.2 k 3.3 v device under te s t figure 0.9. test setup test condition all speeds unit output load 1 ttl gate output load capacitance, c l (including jig capacitance) 30 pf input rise and fall times 5 ns input pulse levels 0.0?v io v input timing measurement reference levels (see note) 0.5v io v output timing measurement reference levels 0.5 v io v
76 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet key to switching waveforms waveform inputs outputs steady changing from h to l changing from l to h don?t care, any change permitted changing, state unknown does not apply center line is high impedance state (high z) v io 0.0 v 0.5 v io 0.5 v io v output measurement level input note: if v io < v cc , the input measurement reference level is 0.5 v io . figure 0.10. input waveforms and measurement levels
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 77 data sheet ac characteristics read-only operations notes: 1. not 100% tested. 2. ce#, oe# = v il 3. oe# = v il 4. see figure 0.9, on page 75 and table 17 on page 75 for test specifications. 5. unless otherwise indicated, ac specifications for 90 ns, 100 ns, and 110 ns speed options are tested with v io = v cc = 3 v. ac specifications for 110 ns speed options are tested with v io = 1.8 v and v cc = 3.0 v. 6. 90 ns speed option only applicab le to s29gl128n and s29gl256n. parameter description test setup speed options jedec std. 90 (note 6) 100 110 110 unit t avav t rc read cycle time v io = v cc = 3 v min 90 100 110 ns v io = 1.8 v, v cc = 3 v 110 t avqv t acc address to output delay (note 2) v io = v cc = 3 v max 90 100 110 ns v io = 1.8 v, v cc = 3 v 110 t elqv t ce chip enable to output delay (note 3) v io = v cc = 3 v max 90 100 110 ns v io = 1.8 v, v cc = 3 v 110 t pacc page access time max 25 25 25 30 ns t glqv t oe output enable to output delay max 25 25 35 35 ns t ehqz t df chip enable to output high z (note 1) max 20 ns t ghqz t df output enable to output high z (note 1) max 20 ns t axqx t oh output hold time from addresses, ce# or oe#, whichever occurs first min 0 ns t oeh output enable hold time (note 1) read min 0 ns tog gl e a n d data# polling min 10 ns t ceh chip enable hold time read min 35 ns
78 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet ac characteristics * figure shows word mode. addresses are a2?a-1 for byte mode. figure 0.1. page read timings figure 0.11. read operation timings t oh t ce outputs we# addresses ce# oe# high z output valid high z addresses stable t rc t acc t oeh t rh t oe t rh 0 v ry/by# reset# t df t ceh amax - a2 ce# oe# a2 - a0* data bus same page aa ab ac ad qa qb qc qd t acc t pac c t pac c t pac c
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 79 data sheet ac characteristics hardware reset (reset#) notes: 1. not 100% tested. if ramp rate is equal to or faster than 1v /100s with a falling edge of the reset# pin initia ted, the reset# pin needs to be held low only for 100s for power-up. 2. next generation devices may ha ve different reset speeds. to increase system de sign considerations, please refer to the ?advan ce information on s29gl-p ac characteristics hardware reset (res et#)? section for advance reset speeds on s29gl---p devices. parameter description speed (note 2) unit jedec std. t ready reset# pin low (during embedded algorithms) to read mode (see note) max 20 ns t ready reset# pin low (not during embedded algorithms) to read mode (see note) max 500 ns t rp reset# pulse width min 500 ns t rh reset high time before read (see note) min 50 ns t rpd reset# low to standby mode min 20 s t rb ry/by# recovery time min 0 ns reset# ry/by# ry/by# t rp t ready reset timings not during embedded algorithms t ready ce#, oe# t rh ce#, oe# reset timings during embedded algorithms reset# t rp t rb t rh figure 0.12. reset timings
80 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet ac characteristics erase and program operations notes: 1. not 100% tested. 2. see the erase and programming performance? on page 87 for more information. 3. for 1?16 words/1?32 bytes programmed. 4. effective write buffer specific ation is based upon a 16-word/32-byte write buffer operation. 5. unless otherwise indicated, ac specifications for 90 ns, 100 ns, and 110 ns speed options are tested with v io = v cc = 3 v. ac specifications for 110 ns speed options are tested with v io = 1.8 v and v cc = 3.0 v. 6. 90 ns speed option only applicab le to s29gl128n and s29gl256n. parameter speed options jedec std. description 90 (note 6) 100 110 110 unit t avav t wc write cycle time (note 1) min 90 100 110 110 ns t avwl t as address setup time min 0 ns t aso address setup time to oe # low during toggle bit polling min 15 ns t wlax t ah address hold time min 45 ns t aht address hold time from ce# or oe# high during toggle bit polling min 0 ns t dvwh t ds data setup time min 45 ns t whdx t dh data hold time min 0 ns t ceph ce# high during toggle bit polling min 20 t oeph output enable high during toggle bit polling min 20 ns t ghwl t ghwl read recovery time before write (oe# high to we# low) min 0 ns t elwl t cs ce# setup time min 0 ns t wheh t ch ce# hold time min 0 ns t wlwh t wp write pulse width min 35 ns t whdl t wph write pulse width high min 30 ns t whwh1 t whwh1 write buffer program operation (notes 2, 3) typ 240 s effective write buffer program operation (notes 2, 4) per word typ s 15 accelerated effective write buffer program operation (notes 2, 4) per word typ s 13.5 program operation (note 2) word typ s 60 accelerated programming operation (note 2) word typ s 54 t whwh2 t whwh2 sector erase operation (note 2) typ 0.5 sec t vhh v hh rise and fall time (note 1) min 250 ns t vcs v cc setup time (note 1) min 50 s t busy erase/program valid to ry/by# delay max 90 ns
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 81 data sheet ac characteristics notes: 1. not 100% tested. 2. ce#, oe# = v il 3. oe# = v il 4. see figure 0.9, on page 75 and table 17 on page 75 for test specifications. oe# we# ce# v cc data addresses t ds t ah t dh t wp pd t whwh1 t wc t as t wph t vcs 555h pa pa read status data (last two cycles) a0h t cs status d out program command sequence (last two cycles) ry/by# t rb t busy t ch pa n otes: 1. pa = program address, pd = program data, d out is the true data at the program address. 2. illustration shows device in word mode. figure 0.13. program operation timings acc t vhh v hh v il or v ih v il or v ih t vhh figure 0.14. accelerated program timing diagram
82 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet ac characteristics oe# ce# addresses v cc we# data 2aah sa t ah t wp t wc t as t wph 555h for chip erase 10 for chip erase 30h t ds t vcs t cs t dh 55h t ch in progress complete t whwh2 va va erase command sequence (last two cycles) read status data ry/by# t rb t busy notes: 1. sa = sector address (for sector erase), va = valid address for reading status data (see write operation status? on page 67 ?. 2. these waveforms are for the word mode. figure 0.15. chip/sector erase operation timings
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 83 data sheet ac characteristics figure 0.2. data# polling timings (during embedded algorithms) we# ce# oe# high z t oe high z dq7 dq6?dq0 ry/by# t busy complement tr u e addresses va t oeh t ce t ch t oh t df va va status data complement status data tr u e valid data valid data t acc t rc note: 1. va = valid address. illustration shows first status cycle afte r command sequence, last status read cycle, and array data read cycle. 2. t oe for data polling is 45 ns when v io = 1.65 to 2.7 v and is 35 ns when v io = 2.7 to 3.6 v
84 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet ac characteristics oe# ce# we# addresses t oeh t dh t aht t aso t oeph t oe valid data (first read) (second read) (stops toggling) t ceph t aht t as dq2 and dq6 valid data valid status valid status valid status ry/by# note: va = valid address; not required for dq6. illust ration shows first two status cycle after command sequence, last status read cycle, and array data read cycle figure 0.3. toggle bit timings (during embedded algorithms) note: dq2 toggles only when read at an address within an erase-suspen ded sector. the system may use oe# or ce# to toggle dq2 and dq6. figure 0.16. dq2 vs. dq6 enter erase erase erase enter erase suspend program erase suspend read erase suspend read erase we# dq6 dq2 erase complete erase suspend suspend program resume embedded erasing
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 85 data sheet ac characteristics alternate ce# controlle d erase and program operations- s29gl128n, s29gl256n, s29gl512n notes: 1. not 100% tested. 2. see ac characteristics? on page 77 for more information. 3. for 1?16 words/1?32 bytes programmed. 4. effective write buffer specification is based upon a 16-word/32-byte write buffer operation. 5. unless otherwise indicated, ac specifications for 90 ns, 100ns, and 110 ns speed options are tested with v io = v cc = 3 v. ac specifications for 110 ns speed op- tions are tested with v io = 1.8 v and v cc = 3.0 v. 6. 90 ns speed option only applicab le to s29gl128n and s29gl256n. parameter speed options jedec std. description 90 (note 6) 100 110 110 unit t avav t wc write cycle time (note 1) min 90 100 110 110 ns t avwl t as address setup time min 0 ns t aso address setup time to oe# low during toggle bit polling min 15 ns t elax t ah address hold time min 45 ns t aht address hold time from ce# or oe# high during toggle bit polling min 0 ns t dveh t ds data setup time min 45 ns t ehdx t dh data hold time min 0 ns t ceph ce# high during toggle bit polling min 20 ns t oeph oe# high during toggle bit polling min 20 ns t ghel t ghel read recovery time before write (oe# high to we# low) min 0 ns t wlel t ws we# setup time min 0 ns t ehwh t wh we# hold time min 0 ns t eleh t cp ce# pulse width min 35 ns t ehel t cph ce# pulse width high min 30 ns t whwh1 t whwh1 write buffer program operation (notes 2, 3) typ 240 s effective write buffer program operation (notes 2, 4) per word typ 15 s effective accelerated write buffer program operation (notes 2, 4) per word typ 13.5 s program operation (note 2) word typ 60 s accelerated programming operation (note 2) word typ 54 s t whwh2 t whwh2 sector erase operation (note 2) ty p 0 . 5 se c
86 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet ac characteristics figure 0.17. alternate ce# controlled write (erase/program) operation timings t ghel t ws oe# ce# we# reset# t ds data t ah addresses t dh t cp dq7# d out t wc t as t cph pa data# polling a0 for program 55 for erase t rh t whwh1 or 2 ry/by# t wh pd for program 30 for sector erase 10 for chip erase 555 for program 2aa for erase pa for program sa for sector erase 555 for chip erase t busy notes: 1. figure indicates last two bus cycl es of a program or erase operation. 2. pa = program address, sa = sector address, pd = program data. 3. dq7# is the complement of th e data written to the device. d out is the data written to the device.
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 87 data sheet erase and programming performance notes: 1. typical program and erase times assume the following conditions: 25c, 3.0 v v cc , 10,000 cycles, checkerboard pattern. 2. under worst case conditions of 90c, v cc = 3.0 v, 100,000 cycles. 3. effective write buffer specification is based upon a 16-word write buffer operation. 4. the typical chip programming time is considerably less than the maximum chip programming time listed, since most words program faster than the maximum program times listed. 5. in the pre-programming step of the em bedded erase algorithm, all bits are programmed to 00h before erasure. 6. system-level overhead is the time requ ired to execute the two- or four-bus- cycle sequence for the program command. see table 12 on page 63 and table 14 on page 65 for further information on command definitions. parameter ty p (note 1) max (note 2) unit comments sector erase time 0.5 3.5 sec excludes 00h programming prior to erasure (note 5) chip erase time s29gl128n 64 256 sec s29gl256n 128 512 s29gl512n 256 1024 total write buffer programming time (note 3) 240 s excludes system level overhead (note 6) total accelerated effective write buffer programming time (note 3) 200 s chip program time s29gl128n 123 sec s29gl256n 246 s29gl512n 492
88 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet tsop pin and bga package capacitance notes: 1. sampled, not 100% tested. 2. test conditions t a = 25c, f = 1.0 mhz. parameter symbol parameter description te s t s e t u p ty p max unit c in input capacitance v in = 0 tsop 6 7.5 pf bga 4.2 5.0 pf c out output capacitance v out = 0 tsop 8.5 12 pf bga 5.4 6.5 pf c in2 control pin capacitance v in = 0 tsop 7.5 9 pf bga 3.9 4.7 pf
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 89 data sheet physical dimensions ts056?56-pin standard thin small outline package (tsop) notes: 1 controlling dimensions are in millimeters (mm). (dimensioning and tolerancing conforms to ansi y14.5m-1982.) 2 pin 1 identifier for standard pin out (die up). 3 to be determined at the seating plane -c- . the seating plane is defined as the plane of contact that is made when the package leads are allowed to rest freely on a flat horizontal surface. 4 dimensions d1 and e do not include mold protrusion. allowable mold protusion is 0.15 mm per side. 5 dimension b does not include dambar protusion. allowable dambar protusion shall be 0.08 mm total in excess of b dimension at max material condition. minimum space between protrusion and an adjacent lead to be 0.07 mm. 6 these dimesions apply to the flat section of the lead between 0.10 mm and 0.25 mm from the lead tip. 7 lead coplanarity shall be within 0.10 mm as measured from the seating plane. 8 dimension "e" is measured at the centerline of the leads. 3160\38.10a mo-142 (b) ec ts 56 nom. --- --- 1.00 1.20 0.15 1.05 max. --- min. 0.95 0.20 0.23 0.17 0.22 0.27 0.17 --- 0.16 0.10 --- 0.21 0.10 20.00 20.20 19.80 14.00 14.10 13.90 0.60 0.70 0.50 -8? 0? --- 0.20 0.08 56 18.40 18.50 18.30 0.05 0.50 basic e r b1 jedec package symbol a a2 a1 d1 d c1 c b e l n o
90 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet physical dimensions laa064?64-ball fortified ball grid array (fbga) direction
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 91 data sheet advance information on s29gl-p ac characteristics hardware reset (reset#) notes: 1. not 100% tested. if ramp rate is equal to or faster than 1v /100s with a falling edge of the reset# pin initia ted, the reset# pin needs to be held low only for 100s for power-up. 2. advance information are forecasted and can change without notice. tsop pin and bga package capacitance notes: 1. sampled, not 100% tested. 2. test conditions t a = 25c, f = 1.0 mhz. parameter description speed unit jdec std. t ready reset# pin low (during embedde d algorithms) to read mode (see note 1) min 35 s t ready reset# pin low (not during embe dded algorithms) to read mode (see note) min 30 s t rp reset# pulse width min 30 s t rh reset high time before read (see note) min 10 s t rpd reset# low to standby mode min 200 ns t rb ry/by# recovery time min 0 ns parameter symbol parameter description te s t s e t u p ty p max unit c in input capacitance v in = 0 tsop 6 7.5 pf bga 4.2 5.0 pf c out output capacitance v out = 0 tsop 8.5 12 pf bga 5.4 6.5 pf c in2 control pin capacitance v in = 0 tsop 7.5 9 pf bga 3.9 4.7 pf
92 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet revision summary revision a (september 2, 2003) initial release. revision a1 (october 16, 2003) global added laa064 package. distinctive characteristics, performance characteristics clarified fifth bullet information. added rtsop to package options. distinctive characteristics, software and hardware features clarified password sector protection to advanced sector protection connection diagrams removed note. ordering information modified package codes device bus operations, table 1 modified table, removed note. sector address tables all address ranges doubled in all sector address tables. sector protection lock register: corrected text to reflect 3 bits instead of 4. table 6, lock register: corrected address ra nge from dq15-5 to dq15-3; removed dq4 and dq3; corrected dq15-3 lock register to don?t care. table 7, sector protection schemes: corrected sector states. command definitions table 12, command definitions, x16 nonvolatile sector protection command set en try second cycle address corrected from 55 to 2aa. legend: clarified pwdx, data notes: clarified note 19. table 13, command definitions, x8 password read and unlock addresses and data corrected. legend: clarified pwdx, data notes: clarified note 19. test conditions table 17 on page 75 , test specifications and figure 0.10, on page 76 , input waveforms and measurement levels: corrected input pulse levels to 0.0?vio; corrected input timing mea- surement reference levels to 0.5v io .
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 93 data sheet revision a2 (january 22, 2004) lock register corrected and added new text for secured silicon sector protection bit, persistent protection mode lock bit, and password protection mode lock bit. persistent sect or protection persistent protection bit (ppb): added the second paragraph text about programming the ppb bit. persistent protection bit lock (ppb lock bit): added the second paragraph text about config- uring the ppb lock bit, and fourth paragraph on autoselect sector protection verification. added ppb lock bit requirement of 200ns access time. password sector protection corrected 1 s (built-in delay for each password check) to 2 s. lock register comm and set definitions added new information for this section. password protection command set definitions added new information for this section. non-volatile sector protection command set definitions added new information for this section. global volatile sector prot ection freeze command set added new information for this section. volatile sector protection command set added new information for this section. secured silicon sect or entry command added new information for this section. secured silicon sector exit command added new information for this section. revision a3 (march 2, 2004) connection diagrams removed 56-pin reverse tsop diagram. ordering information updated the standard products for the s29gl512/256/128n devices and modified the valid combinations tables. word program command sequence added new information to this section. lock register comm and set definitions added new information to this section. table 13 updated this table.
94 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet revision a4 (may 13, 2004) global removed references to rtsop. distinctive characteristics removed 16-word/32-byte page read bu ffer from performanc e characteristics. changed low power consumption to 25 ma typical active read current and removed 10 ma typical intrapage active read current. ordering information changed formatting of pages. changed model numbers from 00,01,02,03 to 01, 02, v1, v2. table 1, ?device bus operations? combined wp# and acc columns. table 8, ?cfi query identification string?, table 9, ?system interface string?, table 10, ?device geometry definition ?, and table 11, ?primary vendor-specific extended query added address (x8) column. word program command sequence added text to fourth paragraph. figure 0.1, ?write buffer pr ogramming operation,? added note references and removed dq15 and dq13. figure 0.3, ?program suspend/program resume,? changed field to read xxxh/b0h and xxxh/30h. password protection command set definitions replaced all text. command definitions changed the first cycle address of cfi query to 55. table 14, ? memory array commands (x8)? changed the third cycle data device id to 90. removed unlock bypass reset. removed note 12 and 13. figure 0.5, ?data# polling algorithm,? removed dq15 and dq13. absolute maximum ratings removed vcc from all other pins with respect to ground. cmos compatible changed the max of i cc4 to 70 ma. added v il to the test conditions of i cc5 , i cc6 , and i cc7 change the min of v il to - 0.1 v. updated note 5. read-only operations?s29gl128n only added t ceh parameter to table.
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 95 data sheet figure 0.11, ?read operation timings,? added t ceh to figure. figure 0.1, ?page read timings,? change a1-a0 to a2-a0. erase and program operations updated t whwh1 and t whwh2 with values. figure 0.15, ?chip/sector erase operation timings,? changed 5555h to 55h and 3030h to 30h. figure 0.2, ?data# polling timings (during embedded algorithms),? removed dq15 and dq14-dq8 added note 2 figure 0.3, ?toggle bit timings (during embedded algorithms),? changed dq6 & dq14/dq2 & dq10 to dq2 and dq6. alternate ce# controlled er ase and program operations updated t whwh1 and t whwh2 with values. latchup characteristics removed table. erase and programming performance updated tbd with values. updated note 1 and 2. physical dimensions removed the reverse pinout information and note 3. revision a5 (september 29, 2004) performance characteristics removed 80 ns. product selector guide updated values in tables. ordering information created a family table. operating ranges updated vio. cmos characteristics created a family table. read-only operations created a family table. hardware reset (reset#) created a family table. figure 13, ?reset timings,? added t rh to waveform. erase and program operations created a family table.
96 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet alternate ce# controlled er ase and program operations created a family table. erase and programming performance created a family table. revision a6 (january 24, 2005) global updated access times for s29gl512n. product selector guides all tables updated. valid combinations tables all tables updated. ac characteristics read-only options table added note for 90 ns speed options. ac characteristics erase and programming performance table added note for 90 ns speed options. figure 0.2 on page 83 updated timing diagram. ac characteristics alternate ce # controlled erase and program operations table added note for 90 ns speed options. revision a7 (feb ruary 14, 2005) distinctive characteristics added product availability table ordering information under model numbers, changed v io voltage values for models v1 and v2. physical dimensions updated package table revision a8 (may 9, 2005) product availability table updated data in v cc and availability columns. product selector guide combined gl128n and gl256n tables. changed upper limit of vio voltage range to 3.6 v. ordering information added wireless temperature range. combined va lid combinations table and updated for wire- less temperature range part numbers. dc characteristics table added v io = v cc test condition to i cc4 , i cc5 , i cc6 specifications. corrected unit of measure on icc4 to a. changed ma ximum specifications for i acc (on acc pin) and i cc3 to 90 ma. tables 12?15, memory array and sector protection (x8 & x16) re-formatted command definition tables for easier reference.
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 97 data sheet advance information on s9 gl-p ac characteristics changed speed specifications and units of measure for t ready , t rp , t rh , and t rpd . changed specifications on t ready from maximum to minimum. revision a9 (june 15, 2005) ordering information table added note to temperature range. valid combinations table replaced table. dc characteristics table replaced v il lines for i cc4 , i cc5 , i cc6 . connection diagrams modified 56-pin standard tsop (pg 8). modified 64-ball fortified bga. advance information on s9 gl-p ac characteristics added second table. revision b0 (april 22, 2006) global changed document status to full production. ordering information changed description of ?a? for package materials set. modified s29gl128n valid combina- tions table. s29gl128n sector address table corrected bit range values for a22?a16. persistent protec tion bit (ppb) corrected typo in second sentence, second paragraph. secured silicon sector flash memory region deleted note at end of second paragraph. customer lockable: secured silicon sector not programmed or protected at the factory modified 1st bullet text. write protect (wp#) modified third paragraph. device geometry definition table changed 1st x8 address for erase block region 2. word program command sequence modified fourth paragraph. write buffer programming deleted note from eighth paragraph. program suspend/program resume command sequence corrected typos in first paragraph. lock register comm and set definitions modified fifth paragraph.
98 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet volatile sector protection command set modified fourth paragraph. sector protection commands (x16) table changed read command address for lock register bits memory array commands (x8) added program and unlock bypass mode commands to table. write operation status deleted note (second paragraph). dc characteristics table modified test co nditions for i cc4 . colophon the products described in this document are designed, developed and manufactured as contemplated for general use, including wit hout limitation, ordinary industrial use, general office use, personal use, and househol d use, but are not designed, deve loped and manufactured as contem plated (1) for any use that includes fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and c ould lead directly to death, personal injury, severe physical damage or other lo ss (i.e., nuclear reaction control in nucle ar facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch co ntrol in weapon system), or (2) for any use where chance of failure is intolerabl e (i.e., submersible repeater and artificial satellite). please note that spansion will not be lia ble to you and/or any third party for any claims or damages ari sing in connection with above-men- tioned uses of the products. any semiconductor devices have an inherent chance of failure. you must protect against injury, dam age or loss from such failures by incorporating safety design measures in to your facility and equipment such as redu ndancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. if any products described in this document represent goods or technologies subject to certain re strictions on export under the foreign exchange and foreign trade law of japan, the us export administration regulations or the applicable laws of any oth er country, the prior au- thorization by the respective government entity will be required for export of those products. trademarks and notice the contents of this document are subject to change without notice. this document may contain information on a spansion tm product under development by spansion llc. spansion llc reserves the right to change or discontinue work on any product without notice. the information i n this document is provided as is without warranty or guarantee of any kind as to its ac curacy, completeness, operability, fitness for particular purpose, merchantability, non-infringement of third-party rights, or any other warranty , express, implied, or stat utory. spansion llc assumes no liability for any damages of any kind arising out of the use of the information in this document. copyright ? 2003-2006 spansion llc. all rights reserved. spansion tm , the spansion logo, mirrorbit, combinations thereof, and expressflash are trademarks of spansion llc. other company and produc t names used in this publication are for identification purposes only and may be trademarks of their respective companies.
s29gl-n_00_b0 april 22, 2006 s29gl-n mirrorbit? flash family 99 data sheet
100 s29gl-n mirrorbit? flash family s29gl-n_00_b0 april 22, 2006 data sheet


▲Up To Search▲   

 
Price & Availability of S29GL256N90TFIR12

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X